STK401-030 # 2ch AF Power Amplifier (Split Power Supply) (20W +20W min, THD = 0.4%) #### Overview The STK401-030 is a thick-film audio power amplifier IC belonging to a series in which all devices are pin compatible. This allows a single PCB design to be used to construct amplifiers of various output capacity simply by changing hybrid ICs. Also, this series is part of a new, larger series that comprises mutually similar devices with the same pin compatibility. This makes possible the development of a 2-channel amplifier from a 3-channel amplifier using the same PCB. In addition, this new series features $6/3\Omega$ drive in order to support the low impedance of modern speakers. #### **Features** • Pin compatible STK400-000 series (3-channel/single package) STK401-000 series (2-channel/single package) - Output load impedance $R_L = 6/3\Omega$ supported - New pin configuration Pin configuration has been grouped into individual blocks of inputs, outputs and supply lines, minimizing the adverse effects of pattern layout on operating characteristics. - Few external components In comparison with existing series, external bootstrap resistors and capacitors can be eliminated. ## **Package Dimensions** unit: mm 4134 ## **Specifications** ### **Maximum Ratings** at Ta = 25°C | Parameter | Symbol | Conditions | Ratings | Unit | |---------------------------------------|---------------------|----------------------------------------------------------------------------|-------------|------| | Maximum supply voltage | V <sub>CC</sub> max | | ±34 | V | | Thermal resistance | Өј-с | Per power transistor | 2.1 | °C/W | | Junction temperature | Tj | | 150 | °C | | Operating substrate temperature | Тс | | 125 | °C | | Storage temperature | Tstg | | -30 to +125 | °C | | Available time for load short-circuit | t <sub>s</sub> | $V_{\rm CC}$ = ±23V, $R_{\rm L}$ = $6\Omega$ , f = 50Hz, $P_{\rm O}$ = 20W | 1 | s | ## Operating Characteristics at Ta = 25°C, $R_L = 6\Omega$ (noninductive load), $Rg = 600\Omega$ , VG = 40 dB | Parameter | Symbol | Conditions | min | typ | max | Unit | |----------------------------|---------------------------------|--------------------------------------------------------------------------------|-----|-----------|-----|-------| | Quiescent current | Icco | V <sub>CC</sub> = ±28V | 20 | 60 | 100 | mA | | Output power | P <sub>O</sub> (1) | V <sub>CC</sub> = ±23V, f = 20Hz to<br>20kHz, THD = 0.4% | 20 | 25 | - | W | | Output power | P <sub>O</sub> (2) | $V_{\rm CC}$ = $\pm 19$ V, f = 1kHz,<br>THD = 1.0%, R <sub>L</sub> = $3\Omega$ | 20 | 25 | 1 | W | | Total harmonic distortion | THD(1) | $V_{CC} = \pm 23V$ , f = 20Hz to 20kHz, $P_{C} = 1.0W$ | 13 | Cr | 0.4 | % | | rotal narrionic distortion | THD(2) | $V_{CC} = \pm 23V$ , f = 1kHz,<br>$P_{\odot} = 5.0W$ | OI. | 0.02 | - | % | | Frequency response | f <sub>L</sub> , f <sub>H</sub> | $V_{\rm CC} = \pm 23 \text{V}, P_{\rm O} = 1.0 \text{W}, ^{+0}_{-3} \text{dB}$ | _ | 20 to 50k | - | Hz | | Input impedance | rį | $V_{CC} = \pm 23V$ , f = 1kHz,<br>$P_{O} = 1.0W$ | _ | 55 | 1 | kΩ | | Output noise voltage | V <sub>NO</sub> | $V_{CC} = \pm 28V$ , Rg = $10k\Omega$ | _ | - | 1.2 | mVrms | | Neutral voltage | V <sub>N</sub> | V <sub>CC</sub> = ±28V | -70 | 0 | +70 | mV | #### Notes. All tests are measured using a constant-voltage supply unless otherwise specified. Available time for load short-circuit and output noise voltage are measured using the transformer supply specified below. The output noise voltage is the peak value of an average-reading meter with an rms value scale (VTVM). A regulated AC supply (50Hz) should be used to eliminate the effects of AC primary line flicker noise. ### Specified Transformer Supply (RP-25 or Equivalent) # **Equivalent Circuit** # Sample PCB Layout for 2-Channel or 3-Channel Amplifiers Copper (Cu) foil surface Pin 6 of STK400-000 series devices corresponds to pin 1 of STK401-000 series devices. # **Sample Application Circuit** # **External Component Description** | C1, C11 | Input coupling capacitors. For DC blocking. Since capacitor reactance becomes larger at lower frequencies, the output noise can be adversely affected by signal source resistance-dependent 1/f noise. In this case, a lower reactance value should be chosen. In order to remove pop noise at power-on, larger values of capacitance should be chosen for C1 and C11, which determine the input time constant, and smaller values for C3 and C13 in the NF circuit. | |--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C2, C12 | Input filter capacitors. These, together with R1 and R11, form filters to reduce high-frequency noise. | | C3, C13 | NF capacitors. These determine the low-side cut-off frequency. $f_L = \frac{1}{2\pi\times C3(C13)\times R3(R13)}$ Large values should be chosen for C3 and C13 to maintain voltage gain at low frequencies. However, because this would tend to increase the shock noise at power-on, values larger than absolutely necessary should be avoided. | | C5, C15 | Oscillation prevention capacitors. Mylar capacitors are recommended for their excellent thermal and frequency characteristics. | | C6, C7 | Oscillation prevention capacitors. These should be inserted as close as possible to the IC supply pins to reduce supply impedance and hence provide stable IC operation. Electrolytic capacitors are recommended. | | C8, C9 | Decoupling capacitors. These, together with R8 and R9, form time constant circuits that remove shock noise and ripple voltage from the supply, preventing any noise being coupled to the inputs. | | R1, R11 | Input filter resistors. | | R2, R12 | Input bias resistors. These are used to bias the input pins at zero potential. The input impedance is largely determined by this resistance. | | R3, R13<br>R4, R14 | Voltage-gain VG setting resistors. VG = 40dB is recommended using R3, R13 = $560\Omega$ , and R4, R14 = $56k\Omega$ . Gain adjustments are best made using R3 and R13. If gain adjustments are made using R4 and R14, then set R2, R12 = R4, R14 to maintain $V_N$ balance stability. | | R5, R15 | Oscillation prevention resistors. | | 50 540 | Oscillation prevention resistors. The power dissipated in these resistors is dependent on the frequency, as given below. | | R6, R16 | $P \ R6(R16) = \left(\frac{V_{\rm CC} \ max/\sqrt{2}}{1/2\pi f \times C5(C15) + R6(R16)}\right)^2 \times R6(R16)$ where f is the output signal frequency upper limit. | | R8, R9 | Ripple filter resistors. Po max, ripple rejection and supply power-on shock noise are all affected by this resistance. These resistors should be chosen taking into consideration both the function they perform as predriver transistor limiting resistors during load short circuits and the peak current that flows through them when charging C8 and C9. | | L1, L2 | Oscillation prevention coils. These correct the phase difference caused by capacitive loads and increase stability against oscillation. | # **Series Configuration** | 3-channel Rated output | Rated | 2-channel | Rated | THD [%] | Supply voltage [V] <sup>1</sup> | | | | |------------------------|-----------------------|------------|-------------------|----------------------|---------------------------------|-------------------|-------------------|-----| | | amplifier type output | output | f = 20Hz to 20kHz | V <sub>CC</sub> max1 | V <sub>CC</sub> max2 | V <sub>CC</sub> 1 | V <sub>CC</sub> 2 | | | STK400-010 | 10W × 3 | STK401-010 | 10W × 2 | | - | ±26 | ±17.5 | ±14 | | STK400-020 | 15W × 3 | STK401-020 | 15W × 2 | | _ | ±29 | ±20 | ±16 | | STK400-030 | 20W × 3 | STK401-030 | 20W × 2 | 0.4 | _ | ±34 | ±23 | ±19 | | STK400-040 | 25W × 3 | STK401-040 | 25W × 2 | | _ | ±36 | ±25 | ±21 | | STK400-050 | 30W × 3 | STK401-050 | 30W × 2 | | _ | ±39 | ±26 | ±22 | | STK400-060 | 35W × 3 | STK401-060 | 35W × 2 | | _ | ±41 | ±28 | ±23 | | STK400-070 | 40W × 3 | STK401-070 | 40W × 2 | | _ | ±44 | ±30 | ±24 | | STK400-080 | 45W × 3 | STK401-080 | 45W × 2 | | _ | ±45 | ±31 | ±25 | | STK400-090 | 50W × 3 | STK401-090 | 50W × 2 | | _ | ±47 | ±32 | ±26 | | STK400-100 | 60W×3 | STK401-100 | 60W × 2 | | _ | ±51 | ±35 | ±27 | | STK400-110 | 70W × 3 | STK401-110 | 70W × 2 | | ±56.0 | _ | ±38 | _ | | _ | _ | STK401-120 | 80W × 2 | | ±61.0 | - | ±42 | - | | _ | - | STK401-130 | 100W × 2 | | ±65.0 | - | ±45 | - | | _ | - | STK401-140 | 120W × 2 | | ±74.0 | h - | ±51 | - | #### **External Circuit Diagram** ## **Heatsink Design Considerations** The heatsink thermal resistance, $\theta$ c-a, required to dissipate the STK401-030 device total power dissipation, Pd, is determined as follows: Condition 1: IC substrate temperature not to exceed 125°C. $$Pd \times \theta c-a + Ta < 125^{\circ}C$$ .....(1) where Ta is the guaranteed maximum ambient temperature. Condition 2: Power transistor junction temperature, Tj, not to exceed 150°C. $$Pd \times \theta c-a + Pd/N \times \theta j-c + Ta < 150^{\circ}C \dots (2)$$ where N is the number of power transistors and $\theta$ j-c is the power transistor thermal resistance per transistor. Note that the power dissipated per transistor is the total, Pd, divided evenly among the N power transistors. Expressions (1) and (2) can be rewritten making $\theta c$ -a the subject. $$\theta c$$ -a < (125 – Ta)/Pd.....(1) $$\theta c-a < (150 - Ta)/Pd - \theta j-c/N \dots (2)'$$ The heatsink required must have a thermal resistance that simultaneously satisfies both expressions. The heatsink thermal resistance can be determined from (1)' and (2)' once the following parameters have been defined. - Supply voltage, $V_{CC}$ - Load resistance, R<sub>L</sub> - Guaranteed maximum ambient temperature, Ta The total device power dissipation when STK401-030 $V_{CC} = \pm 23V$ and $R_L = 6\Omega$ , for a continuous sine wave signal, is a maximum of 36.4W, as shown in Figure 1. When estimating the power dissipation for an actual audio signal input, the rule of thumb is to select Pd corresponding to $1/10~P_{\rm O}$ max (within safe limits) for a continuous sine wave input. For example, from Figure 1, $$Pd = 20.7W \text{ (for } 1/10 P_O \text{ max} = 2W)$$ The STK401-030 has 4 power transistors, and the thermal resistance per transistor, $\theta$ j-c, is 2.1°C/W. If the guaranteed maximum ambient temperature, Ta, is 50°C, then the required heatsink thermal resistance, $\theta$ c-a, is: From expression (2)': $$\theta c-a < (150 - 50)/20.7 - 2.1/4$$ < 4.31 Therefore, to satisfy both expressions, the required heatsink must have a thermal resistance less than 3.62°C/W. Similarly, when STK401-030 $V_{CC}$ = ±19V and $R_L$ = 3 $\Omega$ , from Figure 2: $Pd = 24.2W \text{ (for 1/10 P}_{O} \text{ max} = 2W)$ From expression (1)': $\theta c-a < (125 - 50)/24.2$ < 3.10 From expression (2)': $\theta c-a < (150-50)/24.2 - 2.1/4$ Therefore, to satisfy both expressions, the required heatsink must have a thermal resistance less than 3.10°C/W. This heatsink design example is based on a constant-voltage supply, and should be verified within your specific set environment. 0.01 1.0 20 k Hz 20H2 -1 k Hz Output power, PO-W 0.01 7 1.0 $20 \,\mathrm{kHz}$ 20H2 1 kHz 5 7 - No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss. - Anyone purchasing any products described or contained herein for an above-mentioned use shall: - Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use: - Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees, jointly or severally. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.