

### STD95NH02L

# N-channel 24V - $0.005239\Omega$ - 80A - DPAK Ultra low gate charge STripFET<sup>TM</sup> Power MOSFET

#### **General features**

| Туре       | V <sub>DSS</sub> | R <sub>DS(on)</sub> | I <sub>D</sub>     |
|------------|------------------|---------------------|--------------------|
| STD95NH02L | 24V              | <0.005Ω             | 80A <sup>(1)</sup> |

- 1. Value limited by wire bonding
- Conduction losses reduced
- Switching losses reduced
- Low threshold device

#### **Description**

The device is based on the latest generation of ST's proprietary STripFET™ technology. An innovative layout enables the device to also exhibit extremely low gate charge for the most demanding requirements in high-frequency DC-DC converters. It's therefore ideal for high-density converters in Telecom and Computer applications.

#### **Applications**

■ Switching application



### Internal schematic diagram



#### **Order codes**

| Part number  | Marking  | Package | Packaging   |
|--------------|----------|---------|-------------|
| STD95NH02LT4 | D95NH02L | DPAK    | Tape & reel |

Contents STD95NH02L

### **Contents**

| 1 | Electrical ratings 3                    |
|---|-----------------------------------------|
| 2 | Electrical characteristics 4            |
|   | 2.1 Electrical characteristics (curves) |
| 3 | Test circuit                            |
| 4 | Appendix A9                             |
| 5 | Package mechanical data11               |
| 6 | Packing mechanical data                 |
| 7 | Revision history                        |



STD95NH02L **Electrical ratings** 

# **Electrical ratings**

Table 1. Absolute maximum ratings

| Symbol                             | Parameter                                             | Value             | Unit |
|------------------------------------|-------------------------------------------------------|-------------------|------|
| V <sub>spike</sub> (1)             | Drain-source voltage rating                           | 30                | V    |
| $V_{DS}$                           | Drain-source voltage (V <sub>GS</sub> = 0)            | 24                | V    |
| $V_{DGR}$                          | Drain-gate voltage ( $R_{GS} = 20kΩ$ )                | 24                | V    |
| V <sub>GS</sub>                    | Gate-source voltage                                   | ± 20              | ٧    |
| I <sub>D</sub> <sup>(2)</sup>      | Drain current (continuous) at T <sub>C</sub> = 25°C   | 80                | Α    |
| I <sub>D</sub> <sup>(2)</sup>      | Drain current (continuous) at T <sub>C</sub> = 100°C  | 68                | Α    |
| I <sub>DM</sub> <sup>(3)</sup>     | Drain current (pulsed)                                | 320               | Α    |
| P <sub>TOT</sub>                   | Total dissipation at T <sub>C</sub> = 25°C            | 100               | W    |
|                                    | Derating factor                                       | 0.67              | W/°C |
| E <sub>AS</sub> (4)                | Single pulse avalanche energy                         | 600               | mJ   |
| T <sub>j</sub><br>T <sub>stg</sub> | Operating junction temperature<br>Storage temperature | -55 to <b>175</b> | °C   |

- Guaranted when external Rg= 4.7Ω and Tf < Tfmax</li>
   Value limited by wire bonding
   Pulse width limited by safe operating area
   Starting Tj =25°C, Id = 40A, Vdd = 22V

Table 2. Thermal data

| Rthj-case | Thermal resistance junction-case max           | 1.5 | °C/W |
|-----------|------------------------------------------------|-----|------|
| Rthj-amb  | Thermal resistance junction-to ambient max     | 100 | °C/W |
| TJ        | Maximum lead temperature for soldering purpose | 275 | °C   |

**Electrical characteristics** STD95NH02L

#### 2 **Electrical characteristics**

(T<sub>CASE</sub>=25°C unless otherwise specified)

Table 3. On/off states

| Symbol               | Parameter                                                | Test conditions                                                        | Min. | Тур.             | Max.           | Unit                     |
|----------------------|----------------------------------------------------------|------------------------------------------------------------------------|------|------------------|----------------|--------------------------|
| V <sub>(BR)DSS</sub> | Drain-source<br>breakdown voltage                        | $I_D = 250 \mu A, V_{GS} = 0$                                          | 24   |                  |                | V                        |
| I <sub>DSS</sub>     | Zero gate voltage<br>drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = 20V<br>V <sub>DS</sub> = 20V, T <sub>C</sub> = 125°C |      |                  | 1<br>10        | μ <b>Α</b><br>μ <b>Α</b> |
| I <sub>GSS</sub>     | Gate-body leakage current (V <sub>DS</sub> = 0)          | V <sub>GS</sub> = ± 20V                                                |      |                  | ±100           | nA                       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                   | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                   | 1    |                  |                | V                        |
| R <sub>DS(on)</sub>  | Static drain-source on resistance                        | $V_{GS} = 10V, I_D = 40A$<br>$V_{GS} = 5V, I_D = 40A$                  |      | 0.0039<br>0.0055 | 0.005<br>0.009 | $\Omega$                 |

Table 4. **Dynamic** 

| Table 4.                                                 | Dynamic                                                           | a a R                                                                                          |      |                       |      |                |
|----------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------|-----------------------|------|----------------|
| Symbol                                                   | Parameter                                                         | Test conditions                                                                                | Min. | Тур.                  | Max. | Unit           |
| 9 <sub>fs</sub> <sup>(1)</sup>                           | Forward transconductance                                          | $V_{DS} = 10V, I_D = 10A$                                                                      |      | 30                    |      | S              |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance Output capacitance Reverse transfer capacitance | $V_{DS} = 15V, f = 1MHz,$<br>$V_{GS} = 0$                                                      |      | 2070<br>990<br>90     |      | pF<br>pF<br>pF |
| t <sub>d(on)</sub> t <sub>r</sub> t <sub>d(off)</sub>    | Turn-on delay time Rise time Turn-off delay time Fall time        | $V_{DD}$ = 12V, $I_D$ = 40A<br>$R_G$ = 4.7 $\Omega$ $V_{GS}$ = 10V<br>(see <i>Figure 13</i> )  |      | 20<br>110<br>47<br>20 |      | ns<br>ns<br>ns |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>     | Total gate charge<br>Gate-source charge<br>Gate-drain charge      | $V_{DD}$ = 12V, $I_D$ = 80A,<br>$V_{GS}$ = 5V, $R_G$ = 4.7 $\Omega$<br>(see <i>Figure 14</i> ) |      | 17<br>7.6<br>6.8      |      | nC<br>nC<br>nC |
| Q <sub>oss</sub> <sup>(2)</sup>                          | Output charge                                                     | V <sub>DS</sub> =19V, V <sub>GS</sub> =0V                                                      |      | 22.6                  |      | nC             |
| Q <sub>gls</sub> (3)                                     | Third-quadrant gate chatge                                        | V <sub>DS</sub> < 0V, V <sub>GS</sub> = 5V                                                     |      | 15                    |      | nC             |
| $R_{G}$                                                  | Gate Input Resistance                                             | f=1MHz Gate DC<br>Bias =0 Test Signal<br>Level =20mV<br>Open Drain                             |      | 1.8                   |      | Ω              |

<sup>1.</sup> Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5 %.

4/15

<sup>2.</sup>  $Q_{oss.} = C_{oss} * \Delta Vin, C_{oss} = C_{gd} + C_{gd.}$  See Chapter 4: Appendix A

<sup>3.</sup> Gate charge for synchronous operation

Table 5. Source drain diode

| Symbol                                                 | Parameter                                                                    | Test conditions                                                                              | Min. | Тур.              | Max.      | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------|-------------------|-----------|---------------|
| I <sub>SD</sub>                                        | Source-drain current<br>Source-drain current<br>(pulsed)                     |                                                                                              |      |                   | 80<br>320 | A<br>A        |
| V <sub>SD</sub> <sup>(2)</sup>                         | Forward on voltage                                                           | I <sub>SD</sub> = 40A, V <sub>GS</sub> = 0                                                   |      |                   | 1.3       | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time<br>Reverse recovery charge<br>Reverse recovery current | $I_{SD}$ = 80A, di/dt = 100A/µs,<br>$V_{DD}$ = 20V, $T_j$ = 150°C<br>(see <i>Figure 15</i> ) |      | 42<br>50.4<br>2.4 |           | ns<br>nC<br>A |

- 1. Pulse width limited by safe operating area.
- 2. Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5 %



Electrical characteristics STD95NH02L

### 2.1 Electrical characteristics (curves)

Figure 1. Safe operating area

Figure 2. Thermal impedance



Figure 3. Output characterisics

Figure 4. Transfer characteristics



Figure 5. Transconductance

Figure 6. Static drain-source on resistance



6/15

Figure 7. Gate charge vs gate-source voltage Figure 8. Capacitance variations



Figure 9. Normalized gate threshold voltage vs temperature

Figure 10. Normalized on resistance vs temperature



Figure 11. Source-drain diode forward characteristics

Figure 12. Normalized BV<sub>DSS</sub> vs temperature



Test circuit STD95NH02L

### 3 Test circuit

Figure 13. Switching times test circuit for resistive load

Figure 14. Gate charge test circuit



Figure 15. Test circuit for inductive load switching and diode recovery times

Figure 16. Unclamped Inductive load test



Figure 17. Unclamped inductive waveform

Figure 18. Switching time waveform



STD95NH02L Appendix A

#### 4 Appendix A

Figure 19. Buck converter: power losses estimation



The power losses associated with the FETs in a synchronous buck converter can be estimated using the equations shown in the table below. The formulas give a good approximation, for the sake of performance comparison, of how different pairs of devices affect the converter efficiency. However a very important parameter, the working temperature, is not considered. The real device behavior is really dependent on how the heat generated inside the devices is removed to allow for a safer working junction temperature.

- The low side (SW2) device requires:
- Very low R<sub>DS(on)</sub> to reduce conduction losses
- Small Qgls to reduce the gate charge losses
- Small Coss to reduce losses due to output capacitance
- Small Qrr to reduce losses on SW1 during its turn-on
- The Cgd/Cgs ratio lower than Vth/Vgg ratio especially with low drain to source
- voltage to avoid the cross conduction phenomenon;
- The high side (SW1) device requires:
- Small Rg and Ls to allow higher gate current peak and to limit the voltage feedback on the gate
- Small Qg to have a faster commutation and to reduce gate charge losses
- Low R<sub>DS(on)</sub> to reduce the conduction losses.

Table 6. Power losses calculation

|             | High side switching (SW1)                                                           | Low side switch (SW2)                  |
|-------------|-------------------------------------------------------------------------------------|----------------------------------------|
| Pconduction | $R_{DS(on)SW1} * I_L^2 * \delta$                                                    | $R_{DS(on)SW2} * I_L^2 * (1 - \delta)$ |
| Pswitching  | $V_{\text{in}} * (Q_{\text{gsth(SW1)}} + Q_{\text{gd(SW1)}}) * f * \frac{I_L}{I_g}$ | Zero Voltage Switching                 |

Appendix A STD95NH02L

Table 6. Power losses calculation

|                   |                    | High side switching (SW1)           | Low side switch (SW2)                 |
|-------------------|--------------------|-------------------------------------|---------------------------------------|
| Pdiode            | Recovery (1)       | Not applicable                      | $V_{in} * Q_{rr(SW2)} * f$            |
| 1 diode           | Conductio<br>n     | Not applicable                      | $V_{f(SW2)} * I_L * t_{deadtime} * f$ |
| Pgate             | e(Q <sub>G</sub> ) | $Q_{g(SW1)} * V_{gg} * f$           | $Q_{gls(SW2)} * V_{gg} * f$           |
| P <sub>Qoss</sub> |                    | $\frac{V_{in} *Q_{oss(SW1)} *f}{2}$ | $\frac{V_{in} * Q_{oss(SW2)} * f}{2}$ |

<sup>1.</sup> Dissipated by SW1 during turn-on

Table 7. Paramiters meaning

| Parameter         | Meaning                                      |
|-------------------|----------------------------------------------|
| d                 | Duty-cycle                                   |
| Q <sub>gsth</sub> | Post threshold gate charge                   |
| $Q_{gls}$         | Third quadrant gate charge                   |
| Pconduction       | On state losses                              |
| Pswitching        | On-off transition losses                     |
| Pdiode            | Conduction and reverse recovery diode losses |
| Pgate             | Gate drive losses                            |
| P <sub>Qoss</sub> | Output capacitance losses                    |

### 5 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect . The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com



#### **DPAK MECHANICAL DATA**

| DIM. |      | mm.  |       | inch    |       |       |
|------|------|------|-------|---------|-------|-------|
| DIM. | MIN. | TYP  | MAX.  | MIN.    | TYP.  | MAX.  |
| Α    | 2.2  |      | 2.4   | 0.086   |       | 0.094 |
| A1   | 0.9  |      | 1.1   | 0.035   |       | 0.043 |
| A2   | 0.03 |      | 0.23  | 0.001   |       | 0.009 |
| В    | 0.64 |      | 0.9   | 0.025   |       | 0.035 |
| b4   | 5.2  |      | 5.4   | 0.204   |       | 0.212 |
| С    | 0.45 |      | 0.6   | 0.017   |       | 0.023 |
| C2   | 0.48 |      | 0.6   | 0.019   |       | 0.023 |
| D    | 6    |      | 6.2   | 0.236   |       | 0.244 |
| D1   |      | 5.1  |       |         | 0.200 |       |
| Е    | 6.4  |      | 6.6   | 0.252   |       | 0.260 |
| E1   |      | 4.7  |       |         | 0.185 |       |
| е    |      | 2.28 |       |         | 0.090 |       |
| e1   | 4.4  |      | 4.6   | 0.173   |       | 0.181 |
| Н    | 9.35 |      | 10.1  | 0.368   |       | 0.397 |
| L    | 1    |      |       | 0.039   | -     |       |
| (L1) |      | 2.8  |       | 2 35 10 | 0.110 |       |
| L2   |      | 0.8  |       | 4 30    | 0.031 |       |
| L4   | 0.6  |      | 1 1/2 | 0.023   |       | 0.039 |
| R    |      | 0.2  | 30 1  | -0.5    | 0.008 |       |
| V2   | 0°   |      | 8°    | 0°      |       | 8°    |



## 6 Packing mechanical data

#### **DPAK FOOTPRINT**



#### TAPE AND REEL SHIPMENT



Revision history STD95NH02L

# 7 Revision history

Table 8. Revision history

| Date        | Revision | Changes                                          |
|-------------|----------|--------------------------------------------------|
| 13-Sep-2004 | 1        | First release                                    |
| 27-May-2005 | 2        | Some values changed in <i>Table 4: Dynamic</i> . |
| 09-Aug-2006 | 3        | New template, no content change                  |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2006 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com