

April 1988 Revised July 1999

# 74F139

# **Dual 1-of-4 Decoder/Demultiplexer**

#### **General Description**

The F139 is a high-speed, dual 1-of-4 decoder/demultiplexer. The device has two independent decoders, each accepting two inputs and providing four mutually exclusive active LOW outputs. Each decoder has an active LOW Enable input which can be used as a data input for a 4-output demultiplexer. Each half of the F139 can be used as a function generator providing all four minterms of two vari-

#### **Features**

- Multifunction capability
- Two completely independent 1-of-4 decoders
- Active LOW mutually exclusive outputs

#### **Ordering Code:**

|              |                | 720                                                                         |
|--------------|----------------|-----------------------------------------------------------------------------|
| Order Number | Package Number | Package Description                                                         |
| 74F139SC     | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow |
| 74F139SJ     | M16D           | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |
| 74F139PC     | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

# **Logic Symbols**





# **Connection Diagram**



#### **Truth Table**

| Inputs |                |                | Outputs          |                |                  |                  |  |
|--------|----------------|----------------|------------------|----------------|------------------|------------------|--|
| Ē      | A <sub>0</sub> | A <sub>1</sub> | $\overline{O}_0$ | O <sub>1</sub> | $\overline{O}_2$ | $\overline{O}_3$ |  |
| Н      | Х              | Х              | Н                | Н              | Н                | Н                |  |
| L      | L              | L              | L                | Н              | Н                | Н                |  |
| L      | Н              | L              | Н                | L              | Н                | Н                |  |
| L      | L              | Н              | Н                | Н              | L                | Н                |  |
| L      | Н              | Н              | Н                | Н              | Н                | L                |  |

H = HIGH Voltage Level L = LOW Voltage Level

X = Immaterial

# **Unit Loading/Fan Out**

| Pin Names                         | Description                | U.L.     | Input I <sub>IH</sub> /I <sub>IL</sub>  |  |
|-----------------------------------|----------------------------|----------|-----------------------------------------|--|
| riii ivailles                     | Description                | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> |  |
| A <sub>0</sub> , A <sub>1</sub>   | Address Inputs             | 1.0/1.0  | 20 μA/-0.6 mA                           |  |
| Ē                                 | Enable Inputs (Active LOW) | 1.0/1.0  | 20 μA/-0.6 mA                           |  |
| $\overline{O}_0 - \overline{O}_3$ | Outputs (Active LOW)       | 50/33.3  | −1 mA/20 mA                             |  |

#### **Functional Description**

The F139 is a high-speed dual 1-of-4 decoder/demultiplexer. The device has two independent decoders, each of which accepts two binary weighted inputs  $(A_0-A_1)$  and provides four mutually exclusive active LOW Outputs  $(\overline{O}_0-\overline{O}_3)$ . Each decoder has an active LOW enable  $(\overline{E})$ . When  $\overline{E}$  is HIGH all outputs are forced HIGH. The enable can be used as the data input for a 4-output demultiplexer application. Each half of the F139 generates all four minterms of two variables. These four minterms are useful in some applications, replacing multiple gate functions as shown in Figure 1, and thereby reducing the number of packages required in a logic network.



FIGURE 1. Gate Functions (each half)

# Logic Diagram



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

# **Absolute Maximum Ratings**(Note 1)

# Recommended Operating Conditions

Storage Temperature  $-65^{\circ}\text{C}$  to  $+150^{\circ}\text{C}$ Ambient Temperature under Bias  $-55^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ 

Ambient Temperature under Bias  $-55^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ Junction Temperature under Bias  $-55^{\circ}\text{C}$  to  $+150^{\circ}\text{C}$ V<sub>CC</sub> Pin Potential to Ground Pin -0.5V to +7.0V

 $\begin{array}{ll} \mbox{Input Voltage (Note 2)} & -0.5\mbox{V to } +7.0\mbox{V} \\ \mbox{Input Current (Note 2)} & -30\mbox{ mA to } +5.0\mbox{ mA} \end{array}$ 

Voltage Applied to Output in HIGH State (with  $V_{CC} = 0V$ )

Standard Output -0.5V to V<sub>CC</sub> 3 STATE Output -0.5V to +5.5V

Current Applied to Output

in LOW State (Max) twice the rated  $I_{OL}$  (mA) ESD Last Passing Voltage (Min) 4000V

Free Air Ambient Temperature  $0^{\circ}\text{C} \text{ to } +70^{\circ}\text{C}$  Supply Voltage +4.5V to +5.5V

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

#### **DC Electrical Characteristics**

| Symbol           | Parameter                                                  | Min        | Тур | Max  | Units | V <sub>CC</sub> | Conditions                                            |
|------------------|------------------------------------------------------------|------------|-----|------|-------|-----------------|-------------------------------------------------------|
| V <sub>IH</sub>  | Input HIGH Voltage                                         | 2.0        |     |      | V 4   |                 | Recognized as a HIGH Signal                           |
| V <sub>IL</sub>  | Input LOW Voltage                                          |            |     | 0.8  | V     |                 | Recognized as a LOW Signal                            |
| V <sub>CD</sub>  | Input Clamp Diode Voltage                                  |            |     | -1.2 | V     | Min             | I <sub>IN</sub> = −18 mA                              |
| V <sub>OH</sub>  | Output HIGH Voltage 10% V <sub>CC</sub> 5% V <sub>CC</sub> | 2.5<br>2.7 |     | CIL  | OV.   | Min             | $I_{OH} = -1 \text{ mA}$<br>$I_{OH} = -1 \text{ mA}$  |
| V <sub>OL</sub>  | Output LOW Voltage 10% V <sub>CC</sub>                     |            |     | 0.5  | V     | Min             | I <sub>OL</sub> = 20 mA                               |
| I <sub>IH</sub>  | Input HIGH Current                                         |            |     | 5.0  | μА    | Max             | V <sub>IN</sub> = 2.7V                                |
| I <sub>BVI</sub> | Input HIGH Current Breakdown Test                          |            |     | 7.0  | μΑ    | Max             | V <sub>IN</sub> = 7.0V                                |
| I <sub>CEX</sub> | Output HIGH Leakage Current                                |            | 3   | 50   | μΑ    | Max             | $V_{OUT} = V_{CC}$                                    |
| V <sub>ID</sub>  | Input Leakage Test                                         | 4.75       |     |      | V     | 0.0             | $I_{ID} = 1.9 \mu\text{A}$<br>All Other Pins Grounded |
| I <sub>OD</sub>  | Output Leakage Circuit Current                             |            |     | 3.75 | μА    | 0.0             | V <sub>IOD</sub> = 150 mV<br>All Other Pins Grounded  |
| I <sub>IL</sub>  | Input LOW Current                                          |            |     | -0.6 | mA    | Max             | V <sub>IN</sub> = 0.5V                                |
| Ios              | Output Short-Circuit Current                               | -60        |     | -150 | mA    | Max             | V <sub>OUT</sub> = 0V                                 |
| Icc              | Power Supply Current                                       |            | 13  | 20   | mA    | Max             |                                                       |

# **AC Electrical Characteristics**

| Symbol           | Parameter                            | $\begin{aligned} T_{A} &= +25^{\circ}C \\ V_{CC} &= +5.0V \\ C_{L} &= 50 \text{ pF} \end{aligned}$ |     |     | $T_A = 0$ °C to +70°C $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ |     | Units |
|------------------|--------------------------------------|----------------------------------------------------------------------------------------------------|-----|-----|--------------------------------------------------------------|-----|-------|
|                  |                                      | Min                                                                                                | Тур | Max | Min                                                          | Max |       |
| t <sub>PLH</sub> | Propagation Delay                    | 3.5                                                                                                | 5.3 | 7.5 | 3.0                                                          | 8.5 |       |
| t <sub>PHL</sub> | $A_0$ or $A_1$ to $\overline{O}_n$   | 4.0                                                                                                | 6.1 | 8.0 | 4.0                                                          | 9.0 | ns    |
| t <sub>PLH</sub> | Propagation Delay                    | 3.5                                                                                                | 5.4 | 7.0 | 3.5                                                          | 8.0 |       |
| t <sub>PHL</sub> | $\overline{E}_1$ to $\overline{O}_n$ | 3.0                                                                                                | 4.7 | 6.5 | 3.0                                                          | 7.5 | ns    |





16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com