

# LM4872 Boomer® Audio Power Amplifier Series

# 1 Watt Audio Power Amplifier in micro SMD package

# **General Description**

The LM4872 is a bridge-connected audio power amplifier capable of delivering 1 W of continuous average power to an  $8\Omega$  load with less than .2% (THD) from a 5V power supply. Boomer audio power amplifiers were designed specifically to provide high quality output power with a minimal amount of external components. Since the LM4872 does not require output coupling capacitors or bootstrap capacitors. It is optimally suited for low-power portable applications.

The LM4872 features an externally controlled, low-power consumption shutdown mode, as well as an internal thermal shutdown protection mechanism.

The unity-gain stable LM4872 can be configured by external gain-setting resistors.

# **Key Specifications**

■ Power Output at 0.2% THD

1 W (typ)

■ Shutdown Current

 $0.01~\mu A~(typ)$ 

### **Features**

- micro SMD package (see App. note AN-1112)
- 5V 2V operation
- No output coupling capacitors or bootstrap capacitors.
- Unity-gain stable
- External gain configuration capability

# **Applications**

- Cellular Phones
- Portable Computers
- Low Voltage Audio Systems

# **Typical Application**

# Audio Input $Q = 0.1 \mu F$ Q

FIGURE 1. Typical Audio Amplifier Application Circuit

# Connection Diagram

# 8 Bump micro SMD



Top View
Order Number LM4872IBP, LM4872IBPX
See NS Package Number BPA08B6B

Boomer® is a registered trademark of National Semiconductor Corporation

# **Absolute Maximum Ratings** (Note 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

Supply Voltage Storage Temperature -65°C to +150°C Input Voltage -0.3V to  $V_{\rm DD}$  +0.3V Power Dissipation (Note 3) Internally Limited ESD Susceptibility (Note 4) 2500V ESD Susceptibility (Note 5) 250V 150°C Junction Temperature

Soldering Information

See AN-1112 "Micro-SMD Wafers Level Chip Scale Package".

# **Operating Ratings**

Temperature Range

 $-40^{\circ}C \le T_A \le 85^{\circ}C$  $T_{MIN} \leq T_A \leq T_{MAX}$ Supply Voltage  $2.0V \le V_{DD} \le 5.5V$ 

Electrical Characteristics  $V_{DD}$  = 5V (Notes 1, 2, 9) The following specifications apply for  $V_{DD}$  = 5V and  $8\Omega$  Load unless otherwise specified. Limits apply for  $T_A$  =  $25^{\circ}C$ .

|                 |                                 |                                                          | LM <sup>2</sup> | 1872     | Heite             |
|-----------------|---------------------------------|----------------------------------------------------------|-----------------|----------|-------------------|
| Symbol          | Parameter                       | Conditions                                               | Typical         | Limit    | Units<br>(Limits) |
|                 |                                 |                                                          | (Note 6)        | (Note 7) | (Lillits)         |
| V <sub>DD</sub> | Supply Voltage                  |                                                          |                 | 2.0      | V (min)           |
|                 |                                 | . 9                                                      | 5               | 5.5      | V (max)           |
| I <sub>DD</sub> | Quiescent Power Supply Current  | $V_{IN} = 0V, I_o = 0A$                                  | 5.3             | 7        | mA (max)          |
| I <sub>SD</sub> | Shutdown Current                | $V_{PIN1} = V_{DD}$                                      | 0.01            | 2        | μA (max)          |
| Vos             | Output Offset Voltage           | V <sub>IN</sub> = 0V                                     | 5               | 50       | mV (max)          |
| P <sub>o</sub>  | Output Power                    | THD = 0.2% (max); f = 1 kHz                              | 1               |          | W                 |
| THD+N           | Total Harmonic Distortion+Noise | $P_o = 0.25 \text{ Wrms}; A_{VD} = 2; 20 \text{ Hz} \le$ | 0.1             |          | %                 |
|                 |                                 | f ≤ 20 kHz                                               |                 |          |                   |
| PSRR            | Power Supply Rejection Ratio    | $V_{DD} = 4.9V \text{ to } 5.1V$                         | 65              |          | dB                |

Electrical Characteristics  $V_{DD} = 3.3V$  (Notes 1, 2, 9) The following specifications apply for  $V_{DD} = 3.3V$  and  $8\Omega$  Load unless otherwise specified. Limits apply for  $T_A = 25^{\circ}C$ .

|                 |                                 |                                                                               | LM4      | 1872     | I I with a     |
|-----------------|---------------------------------|-------------------------------------------------------------------------------|----------|----------|----------------|
| Symbol          | Parameter                       | Conditions                                                                    | Typical  | Limit    | Units (Limits) |
|                 |                                 |                                                                               | (Note 6) | (Note 7) | (Lillins)      |
| V <sub>DD</sub> | Supply Voltage                  |                                                                               |          | 2.0      | V (min)        |
|                 |                                 |                                                                               |          | 5.5      | V (max)        |
| I <sub>DD</sub> | Quiescent Power Supply Current  | $V_{IN} = 0V, I_o = 0A$                                                       | 4        |          | mA (max)       |
| I <sub>SD</sub> | Shutdown Current                | $V_{PIN1} = V_{DD}$                                                           | 0.01     |          | μA (max)       |
| Vos             | Output Offset Voltage           | $V_{IN} = 0V$                                                                 | 5        |          | mV (max)       |
| P <sub>o</sub>  | Output Power                    | THD = 1% (max); f = 1 kHz                                                     | .5       | .45      | W              |
| THD+N           | Total Harmonic Distortion+Noise | $P_o = 0.25 \text{ Wrms}; A_{VD} = 2; 20 \text{ Hz} \le f \le 20 \text{ kHz}$ | 0.15     |          | %              |
| PSRR            | Power Supply Rejection Ratio    | V <sub>DD</sub> = 3.2V to 3.4V                                                | 65       |          | dB             |

Electrical Characteristics  $V_{DD}$  = 2.6V (Notes 1, 2, 8, 9) The following specifications apply for  $V_{DD}$  = 2.6V and 8 $\Omega$  Load unless otherwise specified. Limits apply for  $V_{A}$  = 25 $^{\circ}$ C.

|                 |                                |                            | LM4      | 872      | Unite             |
|-----------------|--------------------------------|----------------------------|----------|----------|-------------------|
| Symbol          | Parameter                      | Conditions                 | Typical  | Limit    | Units<br>(Limits) |
|                 |                                |                            | (Note 6) | (Note 7) | (Lillins)         |
| $V_{DD}$        | Supply Voltage                 |                            |          | 2.0      | V (min)           |
|                 |                                |                            |          | 5.5      | V (max)           |
| I <sub>DD</sub> | Quiescent Power Supply Current | $V_{IN} = 0V$ , $I_o = 0A$ | 3.4      |          | mA (max)          |

Electrical Characteristics  $V_{DD}$  = 2.6V (Notes 1, 2, 8, 9) The following specifications apply for  $V_{DD}$  = 2.6V and  $8\Omega$  Load unless otherwise specified. Limits apply for  $T_A$  = 25°C. (Continued)

|                 |                                 |                                                            | LM4      | 1872     | Heite             |
|-----------------|---------------------------------|------------------------------------------------------------|----------|----------|-------------------|
| Symbol          | Parameter                       | Conditions                                                 | Typical  | Limit    | Units<br>(Limits) |
|                 |                                 |                                                            | (Note 6) | (Note 7) | (Lillins)         |
| I <sub>SD</sub> | Shutdown Current                | $V_{PIN1} = V_{DD}$                                        | 0.01     |          | μA (max)          |
| Vos             | Output Offset Voltage           | $V_{IN} = 0V$                                              | 5        |          | mV (max)          |
| Po              | Output Power (8Ω)               | THD = 0.3% (max); f = 1 kHz                                | 0.25     |          | W                 |
|                 | Output Power (4Ω)               | THD = 0.5% (max); f = 1 kHz                                | 0.5      |          | W                 |
| THD+N           | Total Harmonic Distortion+Noise | $P_{o} = 0.25 \text{ Wrms}; A_{VD} = 2; 20 \text{ Hz} \le$ | 0.25     |          | %                 |
|                 |                                 | f ≤ 20 kHz                                                 |          |          |                   |
| PSRR            | Power Supply Rejection Ratio    | $V_{DD} = 2.5V \text{ to } 2.7V$                           | 65       |          | dB                |

Note 1: All voltages are measured with respect to the ground pin, unless otherwise specified.

Note 2: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which guarantee antee specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not guaranteed for parameters where no limit is given, however, the typical value is a good indication of device performance.

Note 3: The maximum power dissipation must be derated at elevated temperatures and is dictated by  $T_{JMAX}$ ,  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable power dissipation is  $P_{DMAX} = (T_{JMAX} - T_A)/\theta_{JA}$  or the number given in Absolute Maximum Ratings, whichever is lower. For the LM4872,  $T_{JMAX} = 150^{\circ}C$ . The typical junction-to-ambient thermal resistance is 150°C/W.

|                                                                                                                                                                                                                                                                                                             | pation is $P_{DMAX} = (T_{JMAX} - T_A)/\theta_{JA}$ or the number given in Absolute Maximum Ratings, whichever is lower. For the LM4872, $T_{JMAX} = 150$ °C. The point thermal resistance is 150°C/W.                                                                                                                                                                                               |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| achine Mod<br>rpicals are<br>mits are gu<br>ow Voltage<br>nutdown cu                                                                                                                                                                                                                                        | model, 100 pF discharged through a 1.5 kΩ resistor. del, 220 pF–240 pF discharged through all pins. measured at 25°C and represent the parametric norm. maranteed to National's AOQL (Average Outgoing Quality Level). Circuit - See Fig. 4 measured in a Normal Room Environment. Exposure to direct sunlight will increase I <sub>SD</sub> by a maximum of 2μA.  Components Description (Figure 1) |  |  |  |
| Components Functional Description                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| R <sub>i</sub>                                                                                                                                                                                                                                                                                              | Inverting input resistance which sets the closed-loop gain in conjunction with $R_f$ . This resistor also forms a high pass filter with $C_i$ at $f_C = 1/(2\pi R_i C_i)$ .                                                                                                                                                                                                                          |  |  |  |
| 2. $C_i$ Input coupling capacitor which blocks the DC voltage at the amplifiers input terminals. Also creates a highpass filter with $R_i$ at $f_c = 1/(2\pi R_i C_i)$ . Refer to the section, <b>Proper Selection of External Components</b> , for an explanation of how to determine the value of $C_i$ . |                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 3. R <sub>f</sub> Feedback resistance which sets the closed-loop gain in conjunction with R <sub>i</sub> .                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| <ol> <li>C<sub>S</sub> Supply bypass capacitor which provides power supply filtering. Refer to the <b>Power Supply Bypassing</b> section for information concerning proper placement and selection of the supply bypass capacitor.</li> </ol>                                                               |                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 5. C <sub>B</sub> Bypass pin capacitor which provides half-supply filtering. Refer to the section, <b>Proper Selection of External Components</b> , for information concerning proper placement and selection of C <sub>B</sub> .                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|                                                                                                                                                                                                                                                                                                             | uman body achine Mor picals are mits are gu w Voltage nutdown cu  rnal C  nents  R <sub>i</sub> C <sub>i</sub>                                                                                                                                                                                                                                                                                       |  |  |  |

# **Typical Performance Characteristics**

# THD+N vs Frequency at 5V and 8 $\Omega$



# THD+N vs Frequency at 3.3V and 8 $\Omega$



# THD+N vs Frequency at 2.6V and 8 $\Omega$



# THD+N vs Frequency at 2.6V and $4\Omega$



# THD+N vs Output Power



THD+N vs Output Power V<sub>DD</sub> = 3.3V



# **Typical Performance Characteristics** (Continued)

### THD+N vs Output Power 2.6V at 8Ω



# THD+N vs Output Power 2.6V at $4\Omega$



### Output Power vs Supply Voltage



# Output Power vs



### **Power Derating Curve**



# Power Dissipation vs Output Power



# **Typical Performance Characteristics** (Continued)

### Power Dissipation vs Output Power $V_{\rm DD} = 3.3V$ 0.6 = 4Ω 0.5 POWER DISSIPATION (W) 0.4 $R_{l}$ $= 6 \Omega$ 0.3 8Ω 0.2 $V_{DD} = 3.3V$ 0.1 f = 1 kHzBW < 80 kHz

OUTPUT POWER (W)

DS101230-27

Power Dissipation vs Output Power V<sub>DD</sub> = 2.6V



Clipping Voltage vs Supply Voltage

0

0.2



Supply Current vs Shutdown Voltage



Frequency Response vs Input Capacitor Size



Power Supply Rejection Ratio



# **Typical Performance Characteristics** (Continued)

# Open Loop Frequency Response 60 50 40 GAIN (dB) 30 20 10 180 10 100 10k 100k 10M 1k 1 M FREQUENCY (Hz) DS101230-19





# **Application Information**

### **BRIDGE CONFIGURATION EXPLANATION**

As shown in Figure 1, the LM4872 has two operational amplifiers internally, allowing for a few different amplifier configurations. The first amplifier's gain is externally configurable, while the second amplifier is internally fixed in a unity-gain, inverting configuration. The closed-loop gain of the first amplifier is set by selecting the ratio of  $R_{\rm f}$  to  $R_{\rm i}$  while the second amplifier's gain is fixed by the two internal 10  $k\Omega$  resistors. Figure 1 shows that the output of amplifier one serves as the input to amplifier two which results in both amplifiers producing signals identical in magnitude, but out of phase by 180°. Consequently, the differential gain for the IC is

$$A_{VD} = 2 * (R_f/R_i)$$

By driving the load differentially through outputs Vo1 and Vo2, an amplifier configuration commonly referred to as "bridged mode" is established. Bridged mode operation is different from the classical single-ended amplifier configuration where one side of its load is connected to ground.

A bridge amplifier design has a few distinct advantages over the single-ended configuration, as it provides differential drive to the load, thus doubling output swing for a specified supply voltage. Four times the output power is possible as compared to a single-ended amplifier under the same conditions. This increase in attainable output power assumes that the amplifier is not current limited or clipped. In order to choose an amplifier's closed-loop gain without causing excessive clipping, please refer to the **Audio Power Amplifier Design** section.

A bridge configuration, such as the one used in LM4872, also creates a second advantage over single-ended amplifiers. Since the differential outputs, Vo1 and Vo2, are biased at half-supply, no net DC voltage exists across the load. This eliminates the need for an output coupling capacitor which is required in a single supply, single-ended amplifier configuration. Without an output coupling capacitor, the half-supply bias across the load would result in both increased internal IC power dissipation and also possible loudspeaker damage.

### POWER DISSIPATION

Power dissipation is a major concern when designing a successful amplifier, whether the amplifier is bridged or single-ended. A direct consequence of the increased power delivered to the load by a bridge amplifier is an increase in internal power dissipation. Since the LM4872 has two operational amplifiers in one package, the maximum internal power dissipation is 4 times that of a single-ended amplifier. The maximum power dissipation for a given application can be derived from the power dissipation graphs or from Equation 1.

$$P_{DMAX} = 4*(V_{DD})^2/(2\pi^2 R_L)$$
 (1)

It is critical that the maximum junction temperature  $T_{\rm JMAX}$  of 150°C is not exceeded.  $T_{\rm JMAX}$  can be determined from the power derating curves by using  $P_{\rm DMAX}$  and the PC board foil area. By adding additional copper foil, the thermal resistance of the application can be reduced from a free air value of 150°C/W, resulting in higher  $P_{\rm DMAX}$ . Additional copper foil can be added to any of the leads connected to the LM4872. It is especially effective when connected to  $V_{\rm DD}$ ,  $G_{\rm ND}$ , and the output pins. Refer to the application information on the LM4872 reference design board for an example of good heat sinking. If  $T_{\rm JMAX}$  still exceeds 150°C, then additional changes must be made. These changes can include re-

duced supply voltage, higher load impedance, or reduced ambient temperature. The National Reference Design board using a 5V supply and an 8 ohm load will run in a 110°C ambient environement without exceeding T<sub>JMAX</sub>. Internal power dissipation is a function of output power. Refer to the **Typical Performance Characteristics** curves for power dissipation information for different output powers and output loading.

### POWER SUPPLY BYPASSING

As with any amplifier, proper supply bypassing is critical for low noise performance and high power supply rejection. The capacitor location on both the bypass and power supply pins should be as close to the device as possible. Typical applications employ a 5V regulator with 10  $\mu\text{F}$  Tantalum or electrolytic capacitor and a 0.1  $\mu\text{F}$  bypass capacitor which aid in supply stability. This does not eliminate the need for bypassing the supply nodes of the LM4872. The selection of bypass capacitor, especially  $C_{\text{B}}$ , is dependent upon PSRR requirements, click and pop performance as explained in the section, **Proper Selection of External Components**, system cost, and size constraints.

### SHUTDOWN FUNCTION

In order to reduce power consumption while not in use, the LM4872 contains a shutdown pin to externally turn off the amplifier's bias circuitry. This shutdown feature turns the amplifier off when a logic high is placed on the shutdown pin. The trigger point between a logic low and logic high level is typically half- supply. It is best to switch between ground and supply to provide maximum device performance. By switching the shutdown pin to  $V_{\rm DD}$ , the LM4872 supply current draw will be minimized in idle mode. While the device will be disabled with shutdown pin voltages less than  $V_{\rm DD}$ , the idle current may be greater than the typical value of 0.01  $\mu A$ . In either case, the shutdown pin should be tied to a stable voltage to avoid unwanted state changes.

In many applications, a microcontroller or microprocessor output is used to control the shutdown circuitry which provides a quick, smooth transition into shutdown. Another solution is to use a single-pole, single-throw switch in conjunction with an external pull-up resistor. When the switch is closed, the shutdown pin is connected to ground and enables the amplifier. If the switch is open, then the external pull-up resistor will disable the LM4872. This scheme guarantees that the shutdown pin will not float thus preventing unwanted state changes.

# PROPER SELECTION OF EXTERNAL COMPONENTS

Proper selection of external components in applications using integrated power amplifiers is critical to optimize device and system performance. While the LM4872 is tolerant of external component combinations, consideration to component values must be used to maximize overall system quality.

The LM4872 is unity-gain stable which gives a designer maximum system flexibility. The LM4872 should be used in low gain configurations to minimize THD+N values, and maximize the signal to noise ratio. Low gain configurations require large input signals to obtain a given output power. Input signals equal to or greater than 1 Vrms are available from sources such as audio codecs. Please refer to the section, **Audio Power Amplifier Design**, for a more complete explanation of proper gain selection.

Besides gain, one of the major considerations is the closedloop bandwidth of the amplifier. To a large extent, the bandwidth is dictated by the choice of external components

shown in *Figure 1*. The input coupling capacitor,  $C_i$ , forms a first order high pass filter which limits low frequency response. This value should be chosen based on needed frequency response for a few distinct reasons.

### **Selection Of Input Capacitor Size**

Large input capacitors are both expensive and space hungry for portable designs. Clearly, a certain sized capacitor is needed to couple in low frequencies without severe attenuation. But in many cases the speakers used in portable systems, whether internal or external, have little ability to reproduce signals below 100 Hz to 150 Hz. Thus, using a large input capacitor may not increase actual system performance.

In addition to system cost and size, click and pop performance is effected by the size of the input coupling capacitor,  $C_{i.}$  A larger input coupling capacitor requires more charge to reach its quiescent DC voltage (nominally 1/2  $V_{DD}$ ). This charge comes from the output via the feedback and is apt to create pops upon device enable. Thus, by minimizing the capacitor size based on necessary low frequency response, turn-on pops can be minimized.

Besides minimizing the input capacitor size, careful consideration should be paid to the bypass capacitor value. Bypass capacitor,  $C_{\rm B}$ , is the most critical component to minimize turn-on pops since it determines how fast the LM4872 turns on. The slower the LM4872's outputs ramp to their quiescent DC voltage (nominally 1/2  $V_{\rm DD}$ ), the smaller the turn-on pop. Choosing  $C_{\rm B}$  equal to 1.0  $\mu F$  along with a small value of  $C_{\rm I}$  (in the range of 0.1  $\mu F$  to 0.39  $\mu F$ ), should produce a virtually clickless and popless shutdown function. While the device will function properly, (no oscillations or motorboating), with  $C_{\rm B}$  equal to 0.1  $\mu F$ , the device will be much more susceptible to turn-on clicks and pops. Thus, a value of  $C_{\rm B}$  equal to 1.0  $\mu F$  is recommended in all but the most cost sensitive designs.

### LOW VOLTAGE APPLICATIONS ( BELOW 3.0 VDD )

The Lm4872 will function at voltages below 3 volts but this mode of operation requires the addition of a  $1k\Omega$  resistor from each of the differential output pins ( pins 8 and 4 ) directly to ground. The addition of the pair of  $1k\Omega$  resistors ( R4 & R5 ) assures stable operation below 3 Volt Vdd operation. The addition of the two resistors will however increase the idle current by as much as 5mA. This is because at 0v input both of the outputs of the LM4872's 2 internal opamps go to 1/2 VDD ( 2.5 volts for a 5v power supply ), causing current to flow through the 1K resistors from output to ground. See fig

Jumper options have been included on the reference design, Fig. 4, to accommodate the low voltage application. J2 & J3 connect R4 and R5 to the outputs. J1 operates the shutdown function. J1 must be installed to operate the part. A switch may be installed in place of J1 for easier evaluation of the shutdown function.

### **AUDIO POWER AMPLIFIER DESIGN**

### A 1W/8Ω AUDIO AMPLIFIER

Given:

A designer must first determine the minimum supply rail to obtain the specified output power. By extrapolating from the Output Power vs Supply Voltage graphs in the **Typical Performance Characteristics** section, the supply rail can be easily found. A second way to determine the minimum supply rail is to calculate the required  $V_{\rm opeak}$  using Equation 2 and add the output voltage. Using this method, the minimum supply voltage would be  $(V_{\rm opeak} + (V_{\rm OD_{TOP}} + V_{\rm OD_{BOT}}))$ , where  $V_{\rm OD_{BOT}}$  and  $V_{\rm OD_{TOP}}$  are extrapolated from the Dropout Voltage vs Supply Voltage curve in the **Typical Performance Characteristics** section.

$$V_{\text{opeak}} = \sqrt{(2R_{L}P_{0})}$$
 (2)

Using the Output Power vs Supply Voltage graph for an  $8\Omega$  load, the minimum supply rail is 4.6V. But since 5V is a standard voltage in most applications, it is chosen for the supply rail. Extra supply voltage creates headroom that allows the LM4872 to reproduce peaks in excess of 1W without producing audible distortion. At this time, the designer must make sure that the power supply choice along with the output impedance does not violate the conditions explained in the **Power Dissipation** section.

Once the power dissipation equations have been addressed, the required differential gain can be determined from Equation 3.

$$A_{VD} \ge \sqrt{(P_0 R_L)}/(V_{IN}) = V_{orms}/V_{inrms}$$

$$R_t/R_i = A_{VD}/2$$
(3)

From Equation 3, the minimum  $A_{VD}$  is 2.83; use  $A_{VD}$  = 3.

Since the desired input impedance was  $20~k\Omega,$  and with a  $A_{VD}$  impedance of 2, a ratio of 1.5:1 of  $R_f$  to  $R_i$  results in an allocation of  $R_i$  =  $20~k\Omega$  and  $R_f$  =  $30~k\Omega.$  The final design step is to address the bandwidth requirements which must be stated as a pair of -3~dB frequency points. Five times away from a -3~dB point is 0.17 dB down from passband response which is better than the required  $\pm 0.25~dB$  specified.

$$f_L = 100 \text{ Hz/5} = 20 \text{ Hz}$$
  
 $f_H = 20 \text{ kHz} * 5 = 100 \text{ kHz}$ 

As stated in the **External Components** section,  $R_i$  in conjunction with  $C_i$  create a highpass filter.

 $C_i \ge 1/(2\pi^*20 \text{ k}\Omega^*20 \text{ Hz}) = 0.397 \text{ }\mu\text{F}; \text{ use } 0.39 \text{ }\mu\text{F}$ 

The high frequency pole is determined by the product of the desired frequency pole,  $f_{\rm H},$  and the differential gain,  $A_{\rm VD}.$  With a  $A_{\rm VD}=3$  and  $f_{\rm H}=100$  kHz, the resulting GBWP = 150 kHz which is much smaller than the LM4872 GBWP of 4 MHz. This figure displays that if a designer has a need to design an amplifier with a higher differential gain, the LM4872 can still be used without running into bandwidth limitations.

### **HIGHER GAIN AUDIO AMPLIFIER**



Figure 2

The LM4872 is unity-gain stable and requires no external components besides gain-setting resistors, an input coupling capacitor, and proper supply bypassing in the typical application. However, if a closed-loop differential gain of greater than 10 is required, a feedback capacitor may be needed as shown in Figure 2 to bandwidth limit the amplifier. This feedback capacitor creates a low pass filter that eliminates

possible high frequency oscillations. Care should be taken when calculating the -3dB frequency in that an incorrect combination of  $R_3$  and  $C_4$  will cause rolloff before 20kHz. A typical combination of feedback resistor and capacitor that will not produce audio band high frequency rolloff is  $R_3 = 20 \mathrm{k}\Omega$  and  $C_4 = 25 \mathrm{pf}$ . These components result in a -3dB point of approximately 320 kHz. It is not recommended that the feedback resistor and capacitor be used to implement a band limiting filter below 100kHZ.

# DIFFERENTIAL AMPLIFIER CONFIGURATION FOR LM4872



Figure 3

# Mono LM4872 Reference Design Board - Assembly Part Number: 980011207-100 Revision: A Bill of Material

| Item | Part Number   | Part Description                                | Qty | Ref Designator |
|------|---------------|-------------------------------------------------|-----|----------------|
| 1    | 551011208-001 | LM4872 Mono Reference Design Board PCB etch 001 | 1   |                |
| 10   | 482911183-001 | LM4872 Audio AMP micro<br>SMD 8 Bumps           | 1   | U1             |
| 20   | 151911207-001 | Cer Cap 0.1uF 50V +80/-20                       | 1   | C1             |
| 21   | 151911207-002 | Cer Cap 0.39uF 50V Z5U 20                       | 1   | C2             |
| 25   | 152911207-001 | Tant Cap 1uF 16V 10                             | 1   | C3             |
| 30   | 472911207-001 | Res 20K Ohm 1/10W 5                             | 3   | R1, R2, R3     |
| 31   | 472911207-002 | Res 1K Ohm 1/10W 5                              | 2   | R4, R5,        |
| 35   | 210007039-002 | Jumper Header Vertical<br>Mount 2X1 0.100       | 3   | J1, J2, J3     |
| 36   | 210007582-001 | Jumper Shunt 2 position<br>0.100                | 3   |                |

### Silk Screen



DS101230-3

### Top Layer



DS101230-31

**Bottom Layer** 



DS101230-

Inner Layer V<sub>DD</sub>



DS101230-33

# Inner Layer Ground



DS101230-34

# REFERENCE DESIGN BOARD and PCB LAYOUT GUIDELINES



Figure 4

### **PCB Layout Guidelines**

This section provides practical guidelines for mixed signal PCB layout that involves various digital/analog power and ground traces. Designers should note that these are only "rule-of-thumb" recommendations and the actual results will depend heavily on the final layout.

### General Mixed Signal Layout Recommendation

### **Power and Ground Circuits**

For 2 layer mixed signal design, it is important to isolate the digital power and ground trace paths from the analog power and ground trace paths. Star trace routing techniques (bringing individual traces back to a central point rather than daisy chaining traces together in a serial manner) can have a major impact on low level signal performance. Star trace routing refers to using individual traces to feed power and ground to each circuit or even device. This technique will take require a greater amount of design time but will not increase the final price of the board. The only extra parts required will be some impers.

### Single-Point Power / Ground Connections

The analog power traces should be connected to the digital traces through a single point (link). A "Pi-filter" can be helpful in minimizing High Frequency noise coupling between the analog and digital sections. It is further recommended to put digital and analog power traces over the corresponding digital and analog ground traces to minimize noise coupling.

### Placement of Digital and Analog Components

All digital components and high-speed digital signals traces should be located as far away as possible from analog components and circuit traces.

### **Avoiding Typical Design / Layout Problems**

Avoid ground loops or running digital and analog traces parallel to each other (side-by-side) on the same PCB layer. When traces must cross over each other do it at 90 degrees. Running digital and analog traces at 90 degrees to each other from the top to the bottom side as much as possible will minimize capacitive noise coupling and cross talk.

# Physical Dimensions inches (millimeters) unless otherwise noted



LAND PATTERN RECOMMENDATION



BPA08XXX (Rev A)

Note: Unless otherwise specified.

- 1. Epoxy coating.
- 63Sn/37Pb eutectic bump.
- 3. Recommend non-solder mask defined landing pad.
- 4. Pin 1 is established by lower left corner with respect to text orientation pins are numbered counterclockwise.
- 5. Reference JEDEC registration MO-211, variation BC.

8-Bump micro SMD Order Number LM4872IBP, LM4872IBPX NS Package Number BPA08B6B  $X_1 = 1.31$   $X_2 = 1.97$   $X_3 = 0.850$ 

### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



www.national.com

National Semiconductor Corporation Americas

Americas
Tel: 1-800-272-9959
Fax: 1-800-737-7018
Email: support@nsc.com

National Semiconductor Europe

Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: ap.support@nsc.com

Japan Ltd. Tel: 81-3-5639-7560 Fax: 81-3-5639-7507

**National Semiconductor**