# May 2007

# FAIRCHILD

SEMICONDUCTOR®

# 74VHC157 Quad 2-Input Multiplexer

# Features

- High Speed:  $t_{PD} = 4.1$ ns (Typ.) at  $V_{CC} = 5V$
- Low power dissipation:  $I_{CC} = 4\mu A$  (Max.) at  $T_A = 25^{\circ}C$
- High noise immunity:  $V_{NIH} = V_{NIL} = 28\% V_{CC}$  (Min.)
- Power down protection is provided on all inputs
- Low noise: V<sub>OLP</sub> = 0.8V (Max.)
- Pin and function compatible with 74HC157

#### **General Description**

The VHC157 is an advanced high speed CMOS Quad 2-Channel Multiplexer fabricated with silicon gate CMOS technology. It achieves the high speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation.

It consists of four 2-input digital multiplexers with common select and enable inputs. When the ENABLE input is held "H" level, selection of data is inhibited and all the outputs become "L" level. The SELECT decoding determines whether the  $I_{0x}$  or  $I_{1x}$  inputs get routed to their corresponding outputs.

An Input protection circuit ensures that 0V to 7V can be applied to the input pins without regard to the supply voltage. This device can be used to interface 5V to 3V systems and on two supply systems such as battery back up. This circuit prevents device destruction due to mismatched supply and input voltages.

#### Ordering Information

| Order Number | Package<br>Number | Package Description                                                             |
|--------------|-------------------|---------------------------------------------------------------------------------|
| 74VHC157M    | M16A              | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150"<br>Narrow |
| 74VHC157SJ   | M16D              | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide                   |
| 74VHC157MTC  | MTC16             | 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide     |

Surface mount packages are also available on Tape and Reel. Specify by appending the suffix letter "X" to the ordering number.

# **Connection Diagram**



#### **Pin Description**

| Pin Names                        | Description          |
|----------------------------------|----------------------|
| I <sub>0a</sub> –I <sub>0d</sub> | Source 0 Data Inputs |
| I <sub>1a</sub> —I <sub>1d</sub> | Source 1 Data Inputs |
| Ē                                | Enable Input         |
| S                                | Select Input         |
| Z <sub>a</sub> –Z <sub>d</sub>   | Outputs              |



#### **Functional Description**

The VHC157 is a quad 2-input multiplexer. It selects four bits of data from two sources under the control of a common Select input (S). The Enable input ( $\overline{E}$ ) is active-LOW. When  $\overline{E}$  is HIGH, all of the outputs (Z) are forced LOW regardless of all other inputs. The VHC157 is the logic implementation of a 4-pole, 2-position switch where the position of the switch is determined by the logic levels supplied to the Select input. The logic equations for the outputs are shown below:

| $Z_a = \overline{E} \bullet (I_{1a} \bullet S + I_{1a} \bullet S + I_$ | <sub>0a</sub> • <del>S</del> ) |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| $Z_{b} = \overline{E} \bullet (I_{1b} \bullet S + I_{1b} \bullet S + $ | l <sub>0b</sub> • <u></u> S)   |
| $Z_c = \overline{E} \cdot (I_{1c} \cdot S + $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | l <sub>0c</sub> • <u></u> S)   |
| $Z_d = \overline{E} \cdot (I_{1d} \cdot S + I)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | l <sub>0d</sub> • <u></u> S)   |

A common use of the VHC157 is the moving of data from two groups of registers to four common output busses. The particular register from which the data comes is determined by the state of the Select input. A less obvious use is as a function generator. The VHC157 can generate any four of the sixteen different functions of two variables with one variable common. This is useful for implementing gating functions.

#### **Truth Table**

|   | In | Outputs        |                |   |
|---|----|----------------|----------------|---|
| Ē | S  | I <sub>0</sub> | I <sub>1</sub> | Z |
| Н | Х  | Х              | Х              | L |
| L | Н  | Х              | L              | L |
| L | Н  | Х              | Н              | Н |
| L | L  | L              | Х              | L |
| L | L  | Н              | Х              | Н |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial



s

Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

#### **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           | Parameter                                | Rating                          |
|------------------|------------------------------------------|---------------------------------|
| V <sub>CC</sub>  | Supply Voltage                           | -0.5V to +7.0V                  |
| V <sub>IN</sub>  | DC Input Voltage                         | -0.5V to +7.0V                  |
| V <sub>OUT</sub> | DC Output Voltage                        | -0.5V to V <sub>CC</sub> + 0.5V |
| I <sub>IK</sub>  | Input Diode Current                      | –20mA                           |
| I <sub>ОК</sub>  | Output Diode Current                     | ±20mA                           |
| I <sub>OUT</sub> | DC Output Current                        | ±25mA                           |
| I <sub>CC</sub>  | DC V <sub>CC</sub> / GND Current         | ±50mA                           |
| T <sub>STG</sub> | Storage Temperature                      | –65°C to +150°C                 |
| TL               | Lead Temperature (Soldering, 10 seconds) | 260°C                           |

# Recommended Operating Conditions<sup>(1)</sup>

Stat & The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings

| Symbol                          | Parameter                 | Rating                |
|---------------------------------|---------------------------|-----------------------|
| V <sub>CC</sub>                 | Supply Voltage            | 2.0V to +5.5V         |
| V <sub>IN</sub>                 | Input Voltage             | 0V to +5.5V           |
| V <sub>OUT</sub>                | Output Voltage            | 0V to V <sub>CC</sub> |
| T <sub>OPR</sub>                | Operating Temperature     | –40°C to +85°C        |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time, |                       |
|                                 | $V_{CC} = 3.3V \pm 0.3V$  | 0ns/V ~ 100ns/V       |
|                                 | $V_{CC} = 5.0V \pm 0.5V$  | 0ns/V ~ 20ns/V        |

Note:

1. Unused inputs must be held HIGH or LOW. They may not float.

# **DC Electrical Characteristics**

| V <sub>IH</sub> HI | Parameter                 | V <sub>CC</sub> (V) | Con                    | ditions                 |                       |      | 1                     | -                     |                     |       |
|--------------------|---------------------------|---------------------|------------------------|-------------------------|-----------------------|------|-----------------------|-----------------------|---------------------|-------|
|                    |                           |                     |                        | ullions                 | Min. Typ.             |      | Max.                  | Min. Max.             |                     | Units |
|                    | IGH Level Input           | 2.0                 |                        |                         | 1.50                  |      |                       | 1.50                  |                     | V     |
| Vo                 | oltage                    | 3.0–5.5             |                        |                         | 0.7 x V <sub>CC</sub> |      |                       | 0.7 x V <sub>CC</sub> |                     |       |
|                    | OW Level Input            | 2.0                 |                        |                         |                       |      | 0.50                  |                       | 0.50                | V     |
| Vo                 | oltage                    | 3.0–5.5             |                        |                         |                       |      | 0.3 x V <sub>CC</sub> |                       | $0.3 \times V_{CC}$ |       |
|                    | IGH Level                 | 2.0                 | $V_{IN} = V_{IH}$      | I <sub>OH</sub> = -50μA | 1.9                   | 2.0  |                       | 1.9                   |                     | V     |
| Οι                 | utput Voltage             | 3.0                 | or V <sub>IL</sub>     |                         | 2.9                   | 3.0  |                       | 2.9                   |                     |       |
|                    | 4.5                       |                     |                        | 4.4                     | 4.5                   |      | 4.4                   |                       |                     |       |
|                    | 3.0                       |                     | $I_{OH} = -4mA$        | 2.58                    |                       |      | 2.48                  |                       |                     |       |
|                    |                           | 4.5                 | 1                      | I <sub>OH</sub> = -8mA  | 3.94                  |      |                       | 3.80                  |                     |       |
| OL                 | OW Level                  | 2.0                 | $V_{IN} = V_{IH}$      | I <sub>OL</sub> = 50μA  |                       | 0.0  | 0.1                   |                       | 0.1                 | V     |
| Οι                 | utput Voltage             | 3.0                 | or V <sub>IL</sub>     |                         |                       | 0.0  | 0.1                   |                       | 0.1                 |       |
|                    |                           | 4.5                 | ]                      |                         |                       | 0.0  | 0.1                   |                       | 0.1                 |       |
|                    | 3.0                       |                     | $I_{OL} = 4mA$         |                         |                       | 0.36 |                       | 0.44                  |                     |       |
|                    |                           | 4.5                 | ]                      | I <sub>OL</sub> = 8mA   | 3                     |      | 0.36                  |                       | 0.44                |       |
|                    | put Leakage<br>urrent     | 0–5.5               | V <sub>IN</sub> = 5.5V | or GND                  | 36.3                  | 1    | ±0.1                  |                       | ±1.0                | μA    |
|                    | uiescent<br>upply Current | 5.5                 | $V_{IN} = V_{CC}$      | or GND                  | C                     | 3.   | 4.0                   |                       | 40.0                | μA    |

# Noise Characteristics

|                                 |                                                 |                     |               | Τ <sub>Α</sub> | = 25°C |       |
|---------------------------------|-------------------------------------------------|---------------------|---------------|----------------|--------|-------|
| Symbol                          | Parameter                                       | V <sub>CC</sub> (V) | Conditions    | Тур.           | Limits | Units |
| V <sub>OLP</sub> <sup>(3)</sup> | Quiet Output Maximum<br>Dynamic V <sub>OL</sub> | 5.0                 | $C_L = 50 pF$ | 0.3            | 0.8    | V     |
| V <sub>OLV</sub> <sup>(3)</sup> | Quiet Output Minimum<br>Dynamic V <sub>OL</sub> | 5.0                 | $C_L = 50 pF$ | -0.3           | -0.8   | V     |
| V <sub>IHD</sub> <sup>(3)</sup> | Minimum HIGH Level<br>Dynamic Input Voltage     | 5.0                 | $C_L = 50 pF$ |                | 3.5    | V     |
| V <sub>ILD</sub> <sup>(3)</sup> | Maximum LOW Level<br>Dynamic Input Voltage      | 5.0                 | $C_L = 50 pF$ |                | 1.5    | V     |

#### Note:

2. Parameter guaranteed by design.

# **AC Electrical Characteristics**

|                                     |                                  | V <sub>cc</sub> |                        | Т    | A = 25° | с    |      | –40°C<br>85°C |       |
|-------------------------------------|----------------------------------|-----------------|------------------------|------|---------|------|------|---------------|-------|
| Symbol                              | Parameter                        | (Ŭ)             | Conditions             | Min. | Тур.    | Max. | Min. | Max.          | Units |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay,               | 3.3 ± 0.3       | $C_L = 15 pF$          |      | 6.2     | 9.7  | 1.0  | 11.5          | ns    |
|                                     | I <sub>n</sub> to Z <sub>n</sub> |                 | $C_L = 50 pF$          |      | 8.7     | 13.2 | 1.0  | 15.0          |       |
|                                     |                                  | 5.0 ± 0.5       | $C_L = 15 pF$          |      | 4.1     | 6.4  | 1.0  | 7.5           | ns    |
|                                     |                                  |                 | $C_L = 50 pF$          |      | 5.6     | 8.4  | 1.0  | 9.5           |       |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay,               | 3.3 ± 0.3       | $C_L = 15 pF$          |      | 8.4     | 13.2 | 1.0  | 15.5          | ns    |
|                                     | S to Z <sub>n</sub>              |                 | $C_L = 50 pF$          |      | 10.9    | 16.7 | 1.0  | 19.0          |       |
|                                     |                                  | 5.0 ± 0.5       | $C_L = 15 pF$          |      | 5.3     | 8.1  | 1.0  | 9.5           | ns    |
|                                     |                                  |                 | $C_L = 50 pF$          |      | 6.8     | 10.1 | 1.0  | 11.5          |       |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay,               | 3.3 ± 0.3       | $C_L = 15 pF$          |      | 8.7     | 13.6 | 1.0  | 16.0          | ns    |
|                                     | $\overline{E}$ to $Z_n$          |                 | $C_L = 50 pF$          |      | 11.2    | 17.1 | 1.0  | 19.5          |       |
|                                     |                                  | 5.0 ± 0.5       | $C_L = 15 pF$          |      | 5.6     | 8.6  | 1.0  | 10.0          | ns    |
|                                     |                                  |                 | $C_L = 50 pF$          |      | 7.1     | 10.6 | 1.0  | 12.0          |       |
| CIN                                 | Input Capacitance                |                 | V <sub>CC</sub> = Open | XX   | 4       | 10   |      | 10            | pF    |
| C <sub>PD</sub>                     | Power Dissipation<br>Capacitance |                 | (3)                    |      | 20      |      |      |               | pF    |

#### Note:

3.  $C_{PD}$  is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation:  $I_{CC}$  (opr.) =  $C_{PD} \cdot V_{CC} \cdot f_{IN} + I_{CC}$ 

1









#### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx® i-Lo™ Power-SPM™ TinyBoost™ PowerTrench® Across the board. Around the world.™ ImpliedDisconnect<sup>™</sup> TinyBuck™ TinyLogic® ActiveArray™ IntelliMAX™ Programmable Active Droop™ TINYOPTO™ Bottomless™ QFET **ISOPLANAR™** Build it Now™ QS™ MICROCOUPLER™ TinyPower™ CoolFET™ QT Optoelectronics™ TinyWire™ MicroPak™ CROSSVOLT™ Quiet Series™ TruTranslation™ MICROWIRE™ CTL™ RapidConfigure™ Motion-SPM™ µSerDes™ Current Transfer Logic™ MSX™ RapidConnect™ UHC® DOME™ . ScalarPump™ UniFET™ MSXPro™ E<sup>2</sup>CMOS™ OCX™ SMART START™ VCX™ **EcoSPARK**<sup>®</sup> OCXPro™ SPM Wire™ EnSigna™ STEALTH™ **OPTOLOGIC**<sup>®</sup> FACT Quiet Series™ **OPTOPLANAR**<sup>®</sup> SuperFET™ FACT SuperSOT™\_3 PACMAN™ FAST® PDP-SPM™ SuperSOT™-6 FASTr™ POP™ SuperSOT™8 FPS™ Power220<sup>®</sup> SyncFET™ FRFET® Power247 TCM™ PowerEdge™ GlobalOptoisolator™ The Power Franchise GTO™ TM PowerSaver™ HiSeC™

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| PRODUCT | STATUS | DEFINITIONS |
|---------|--------|-------------|
|         |        |             |

#### Definition of Terms

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                                     |
|--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                             |
| Preliminary              | First Production       | This datasheet contains preliminary data; supplementary data will be<br>published at a later date. Fairchild Semiconductor reserves the right to<br>make changes at any time without notice to improve design. |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design.                                                         |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only.                                            |