

April 1988 Revised July 1999

#### 74F132

### **Quad 2-Input NAND Schmitt Trigger**

#### **General Description**

The F132 contains four 2-input NAND gates which accept standard TTL input signals and provide standard TTL output levels. They are capable of transforming slowly changing input signals into sharply defined, jitter-free output signals. In addition, they have a greater noise margin than conventional NAND gates.

Each circuit contains a 2-input Schmitt Trigger followed by level shifting circuitry and a standard FAST™ output struc-

ture. The Schmitt Trigger uses positive feedback to effectively speed-up slow input transitions, and provide different input threshold voltages for positive and negative-going transitions. This hysteresis between the positive-going and negative-going input threshold (typically 800 mV) is determined by resistor ratios and is essentially insensitive to temperature and supply voltage variations.

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |
|--------------|----------------|-----------------------------------------------------------------------------|
| 74F132SC     | M14A           | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow |
| 74F132SJ     | M14D           | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |
| 74F132PC     | N14A           | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

#### **Logic Symbol**



#### Connection Diagram



#### **Unit Loading/Fan Out**

| I | Din Names                       | Danasissias | U.L.     | Input I <sub>IH</sub> /I <sub>IL</sub>  |  |  |
|---|---------------------------------|-------------|----------|-----------------------------------------|--|--|
|   | Pin Names                       | Description | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> |  |  |
|   | A <sub>n</sub> , B <sub>n</sub> | Inputs      | 1.0/1.0  | 20 μA/-0.6 mA                           |  |  |
|   | $\overline{O}_n$                | Outputs     | 50/33.3  | -1 mA/20 mA                             |  |  |

#### **Function Table**

| Inputs |   | Outputs |  |  |
|--------|---|---------|--|--|
| Α      | В | ō       |  |  |
| L      | L | Н       |  |  |
| L      | Н | Н       |  |  |
| Н      | L | Н       |  |  |
| Н      | Н | L       |  |  |

H = HIGH Voltage Level L = LOW Voltage Level

FAST® is a registered trademark of Fairchild Semiconductor Corporation

#### Absolute Maximum Ratings(Note 1)

# Recommended Operating Conditions

Storage Temperature  $-65^{\circ}\text{C} \text{ to } +150^{\circ}\text{C}$ 

Ambient Temperature under Bias  $-55^{\circ}$ C to +125 $^{\circ}$ C Junction Temperature under Bias  $-55^{\circ}$ C to +150 $^{\circ}$ C

 $\begin{array}{lll} \text{V}_{\text{CC}} \text{ Pin Potential to Ground Pin} & -0.5 \text{V to } +7.0 \text{V} \\ \text{Input Voltage (Note 2)} & -0.5 \text{V to } +7.0 \text{V} \\ \text{Input Current (Note 2)} & -30 \text{ mA to } +5.0 \text{ mA} \\ \end{array}$ 

Voltage Applied to Output in HIGH State (with  $V_{CC} = 0V$ )

Standard Output -0.5V to  $V_{CC}$ 3-STATE Output -0.5V to +5.5V

Current Applied to Output

in LOW State (Max) twice the rated  $I_{OL}$  (mA) ESD Last Passing Voltage (Min) 4000V

Free Air Ambient Temperature  $0^{\circ}\text{C} \text{ to } +70^{\circ}\text{C}$ Supply Voltage +4.5V to +5.5V

**Note 1:** Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

3

#### **DC Electrical Characteristics**

| Symbol           | Parameter                                                               | Min  | Тур   | Max          | Units | V <sub>CC</sub> | Conditions                                           |
|------------------|-------------------------------------------------------------------------|------|-------|--------------|-------|-----------------|------------------------------------------------------|
| $V_{T+}$         | Positive-going Threshold                                                | 1.5  |       | 2.0          | V     | 5.0             |                                                      |
| $V_{T-}$         | Negative-going Threshold                                                | 0.7  |       | 1.119        | V     | 5.0             |                                                      |
| $\Delta V_{T}$   | Hysteresis (V <sub>T</sub> <sup>+</sup> – V <sub>T</sub> <sup>-</sup> ) | 0.4  | 30    | <b>4</b> ) ' | V     | 5.0             |                                                      |
| V <sub>CD</sub>  | Input Clamp Diode Voltage                                               |      | V. T. | -1.2         | V     | Min             | I <sub>IN</sub> = -18 mA                             |
| V <sub>OH</sub>  | Output HIGH 10% V <sub>CC</sub>                                         | 2.5  |       | 100          | V     | Min             | I <sub>OH</sub> = -1 mA                              |
|                  | Voltage 5% V <sub>CC</sub>                                              | 2.7  |       |              |       |                 | $I_{OH} = -1 \text{ mA}$                             |
| V <sub>OL</sub>  | Output LOW Voltage 10% V <sub>CC</sub>                                  | 1 1  |       | 0.5          | V     | Min             | I <sub>OL</sub> = 20 mA                              |
| I <sub>IH</sub>  | Input HIGH Current                                                      |      |       | 5.0          | μΑ    | Max             | V <sub>IN</sub> = 2.7V                               |
| I <sub>BVI</sub> | Input HIGH Current Breakdown Test                                       |      |       | 7.0          | μΑ    | Max             | V <sub>IN</sub> = 7.0V                               |
| I <sub>CEX</sub> | Output HIGH Leakage Current                                             |      |       | 50           | μΑ    | Max             | $V_{OUT} = V_{CC}$                                   |
| V <sub>ID</sub>  | Input Leakage Test                                                      | 4.75 |       |              | V     | 0.0             | I <sub>ID</sub> = 1.9 μA<br>All Other Pins Grounded  |
| I <sub>OD</sub>  | Output Leakage Circuit Current                                          |      |       | 3.75         | μА    | 0.0             | V <sub>IOD</sub> = 150 mV<br>All Other Pins Grounded |
| I <sub>IL</sub>  | Input LOW Current                                                       |      |       | -0.6         | mA    | Max             | V <sub>IN</sub> = 0.5V                               |
| Ios              | Output Short-Circuit Current                                            | -60  |       | -150         | mA    | Max             | $V_{OUT} = 0V$                                       |
| I <sub>CCH</sub> | Power Supply Current                                                    |      |       | 17.0         | mA    | Max             | V <sub>O</sub> = HIGH                                |
| I <sub>CCL</sub> | Power Supply Current                                                    |      |       | 18.0         | mA    | Max             | $V_O = LOW$                                          |

#### **AC Electrical Characteristics**

|                  | Parameter                         | $T_A = +25^{\circ}C$                              |     |      | T <sub>A</sub> = 0°C to +70°C                     |      | Units |  |
|------------------|-----------------------------------|---------------------------------------------------|-----|------|---------------------------------------------------|------|-------|--|
| Symbol           |                                   | V <sub>CC</sub> = +5.0V<br>C <sub>L</sub> = 50 pF |     |      | V <sub>CC</sub> = +5.0V<br>C <sub>L</sub> = 50 pF |      |       |  |
|                  |                                   | Min                                               | Тур | Max  | Min                                               | Max  | 1     |  |
| t <sub>PLH</sub> | Propagation Delay                 | 4.0                                               |     | 10.5 | 3.5                                               | 12.0 | ns    |  |
| t <sub>PHL</sub> | $A_n$ , $B_n$ to $\overline{O}_n$ | 5.0                                               |     | 12.5 | 5.0                                               | 13.0 | 115   |  |



## Physical Dimensions inches (millimeters) unless otherwise noted (Continued)





14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N14A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com