**Preferred Devices** # **Silicon PNP Power Transistors** These devices are designed for use in power amplifier and switching circuits; excellent safe area limits. Complement to NPN 2N5191, 2N5192. #### **Features** • Pb-Free Packages are Available\* #### **MAXIMUM RATINGS** (Note 1) | Rating | Symbol | 2N5194 | 2N5195 | Unit | |--------------------------------------------------------------------|-----------------------------------|-------------|--------|------| | Collector–Emitter Voltage | V <sub>CEO</sub> | 60 80 | | Vdc | | Collector-Base Voltage | V <sub>CB</sub> | 60 80 | | Vdc | | Emitter-Base Voltage | V <sub>EB</sub> | 5.0 | | Vdc | | Collector Current | I <sub>C</sub> | 4.0 | | Adc | | Base Current | I <sub>B</sub> | 1.0 | | Adc | | Total Device Dissipation @ T <sub>C</sub> = 25°C Derate above 25°C | P <sub>D</sub> | 40<br>320 | | W/°C | | Operating and Storage Junction<br>Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -65 to +150 | | °C/W | #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Max | Unit | |-----------------------------------------|-----------------|------|------| | Thermal Resistance,<br>Junction–to–Case | θ <sub>JC</sub> | 3.12 | °C/W | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1. Indicates JEDEC registered data. #### ON Semiconductor® http://onsemi.com # 4 AMPERE POWER TRANSISTORS PNP SILICON 60 – 80 VOLTS #### **MARKING DIAGRAM** Y = Year WW = Work Week 2N519x = Device Code x = 4 or 5 G = Pb-Free Package #### ORDERING INFORMATION | Device | Package | Shipping | |---------|---------------------|------------------| | 2N5194 | TO-225 | 500 Units / Bulk | | 2N5194G | TO-225<br>(Pb-Free) | 500 Units / Bulk | | 2N5195 | TO-225 | 500 Units / Bulk | | 2N5195G | TO-225<br>(Pb-Free) | 500 Units / Bulk | **Preferred** devices are recommended choices for future use and best overall value. <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **ELECTRICAL CHARACTERISTICS** ( $T_C = 25^{\circ}C$ unless otherwise noted) (Note 2) | Characteristic | | Symbol | Min | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------|-----------------------|--------------------------|------| | OFF CHARACTERISTICS | | | | | | | Collector–Emitter Sustaining Voltage (Note 3) (I <sub>C</sub> = 0.1 Adc, I <sub>B</sub> = 0) | 2N5194<br>2N5195 | V <sub>CEO(sus)</sub> | 60<br>80 | -<br>- | Vdc | | Collector Cutoff Current<br>$(V_{CE} = 60 \text{ Vdc}, I_{B} = 0)$<br>$(V_{CE} = 80 \text{ Vdc}, I_{B} = 0)$ | 2N5194<br>2N5195 | ICEO | -<br>- | 1.0<br>1.0 | mAdc | | | 2N5194<br>2N5195<br>2N5194<br>2N5195 | I <sub>CEX</sub> | -<br>-<br>-<br>- | 0.1<br>0.1<br>2.0<br>2.0 | mAdc | | Collector Cutoff Current $(V_{CB} = 60 \text{ Vdc}, I_E = 0)$ $(V_{CB} = 80 \text{ Vdc}, I_E = 0)$ | 2N5194<br>2N5195 | Ісво | -<br>- | 0.1<br>0.1 | mAdc | | Emitter Cutoff Current<br>(V <sub>BE</sub> = 5.0 Vdc, I <sub>C</sub> = 0) | | I <sub>EBO</sub> | - | 1.0 | mAdc | | ON CHARACTERISTICS | | 2 | | | | | DC Current Gain (Note 3) $(I_C = 1.5 \text{ Adc}, V_{CE} = 2.0 \text{ Vdc})$ $(I_C = 4.0 \text{ Adc}, V_{CE} = 2.0 \text{ Vdc})$ | 2N5194<br>2N5195<br>2N5194<br>2N5195 | n.cn | 25<br>20<br>10<br>7.0 | 100<br>80<br>-<br>- | - | | Collector–Emitter Saturation Voltage (Note 3) ( $I_C = 1.5 \text{ Adc}$ , $I_B = 0.15 \text{ Adc}$ ) ( $I_C = 4.0 \text{ Adc}$ , $I_B = 1.0 \text{ Adc}$ ) | ·co. | V <sub>CE(sat)</sub> | -<br>- | 0.6<br>1.4 | Vdc | | Base-Emitter On Voltage (Note 3)<br>(I <sub>C</sub> = 1.5 Adc, V <sub>CE</sub> = 2.0 Vdc) | | V <sub>BE(on)</sub> | - | 1.2 | Vdc | | DYNAMIC CHARACTERISTICS | | | | | | | Current-Gain — Bandwidth Product<br>(I <sub>C</sub> = 1.0 Adc, V <sub>CE</sub> = 10 Vdc, f = 1.0 MHz) | | f <sub>T</sub> | 2.0 | - | MHz | Indicates JEDEC registered data. Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2.0%. Figure 1. DC Current Gain Figure 2. Collector Saturation Region Figure 3. "On" Voltage Figure 5. Collector Cut-Off Region Figure 6. Effects of Base-Emitter Resistance Figure 7. Switching Time Equivalent Test Circuit Figure 8. Capacitance Figure 9. Turn-On Time Figure 10. Turn-Off Time Figure 11. Rating and Thermal Data Active-Region Safe Operating Area #### Note 1: There are two limitations on the power handling ability of a transistor; average junction temperature and second breakdown. Safe operating area curves indicate $I_C - V_{CE}$ limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate. The data of Figure 11 is based on $T_{J(pk)} = 150^{\circ} C$ . $T_{C}$ is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided $T_{J(pk)} \leq 150^{\circ} C$ . At high—case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown. Figure 12. Thermal Response #### **DESIGN NOTE: USE OF TRANSIENT THERMAL RESISTANCE DATA** Figure 13. A train of periodical power pulses can be represented by the model shown in Figure 13. Using the model and the device thermal response, the normalized effective transient thermal resistance of Figure 12 was calculated for various duty cycles. To find $\theta_{JC}(t)$ , multiply the value obtained from Figure 12 by the steady state value $\theta_{JC}$ . Example: The 2N5193 is dissipating 50 watts under the following conditions: $t_1 = 0.1$ ms, $t_p = 0.5$ ms. (D = 0.2). Using Figure 12, at a pulse width of 0.1 ms and D = 0.2, the reading of $r(t_1, D)$ is 0.27. The peak rise in junction temperature is therefore: $$\Delta T$$ = r(t) x P<sub>P</sub> x $\theta$ <sub>JC</sub> = 0.27 x 50 x 3.12 = 42.2°C #### PACKAGE DIMENSIONS TO-225 CASE 77-09 **ISSUE Z** - DIMENSIONING AND TOLERANCING PER ANSI - Y14.5M, 1982. CONTROLLING DIMENSION: INCH. - 077-01 THRU -08 OBSOLETE, NEW STANDARD 077-09 | | INC | HES | MILLIMETERS | | | |-----|--------|-------|-------------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.425 | 0.435 | 10.80 | 11.04 | | | В | 0.295 | 0.305 | 7.50 | 7.74 | | | C | 0.095 | 0.105 | 2.42 | 2.66 | | | D | 0.020 | 0.026 | 0.51 | 0.66 | | | F | 0.115 | 0.130 | 2.93 | 3.30 | | | G | 0.094 | BSC | 2.39 | BSC | | | Н | 0.050 | 0.095 | 1.27 | 2.41 | | | J | 0.015 | 0.025 | 0.39 | 0.63 | | | K | 0.575 | 0.655 | 14.61 | 16.63 | | | M | 5° TYP | | 5° TYP | | | | Q | 0.148 | 0.158 | 3.76 | 4.01 | | | R∜ | 0.045 | 0.065 | 1.15 | 1.65 | | | S | 0.025 | 0.035 | 0.64 | 0.88 | | | U. | 0.145 | 0.155 | 3.69 | 3.93 | | | ٧ | 0.040 | | 1.02 | | | - COLLECTOR ON Semiconductor and up are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice ON Semiconductor and war registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights or the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized large steps SCILLC is an Equal to the desiring or manufacture of the party t associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free **Europe, Middle East and Africa Technical Support:** Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5773–3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative