SCES075D - JUNE 1996 - REVISED DECEMBER 2002

| <ul> <li>State-of-the-Art Advanced BiCMOS<br/>Technology (ABT) Widebus<sup>™</sup> Design for<br/>2.5-V and 3.3-V Operation and Low</li> </ul> | SN54ALVTHR16245 WD PACKAGE<br>SN74ALVTHR16245 DGG, DGV, OR DL PACKAGE<br>(TOP VIEW)                                        |
|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| Static-Power Dissipation                                                                                                                       |                                                                                                                            |
| • Support Mixed-Mode Signal Operation (5-V                                                                                                     | 1B1 2 47 1 1A1                                                                                                             |
| Input and Output Voltages With 2.3-V to                                                                                                        | 1B2 🛛 3 46 🗋 1A2                                                                                                           |
| 3.6-V V <sub>CC</sub> )                                                                                                                        | GND 4 45 GND                                                                                                               |
| • Typical V <sub>OLP</sub> (Output Ground Bounce)                                                                                              | 1B3 🛛 5 44 🖸 1A3                                                                                                           |
| <0.8 V at V <sub>CC</sub> = 3.3 V, T <sub>A</sub> = 25°C                                                                                       | 1B4 🛛 6 43 🗋 1A4                                                                                                           |
| <ul> <li>High Drive (–12/12 mA at 3.3-V V<sub>CC</sub>)</li> </ul>                                                                             |                                                                                                                            |
| <ul> <li>I<sub>off</sub> and Power-Up 3-State Support Hot</li> </ul>                                                                           | 1B5 8 41 1A5                                                                                                               |
| Insertion                                                                                                                                      |                                                                                                                            |
| <ul> <li>Use Bus Hold on Data Inputs in Place of</li> </ul>                                                                                    |                                                                                                                            |
| External Pullup/Pulldown Resistors to                                                                                                          |                                                                                                                            |
| Prevent the Bus From Floating                                                                                                                  | 1B8 12 37 1A8<br>2B1 13 36 2A1                                                                                             |
| <ul> <li>Output Ports Have Equivalent 30-Ω Series</li> </ul>                                                                                   | 2B1 U 13 36 U 2A1<br>2B2 U 14 35 U 2A2                                                                                     |
| Resistors, So No External Resistors Are                                                                                                        | GND [] 15 34 ]] GND                                                                                                        |
| Required                                                                                                                                       |                                                                                                                            |
| • Flow-Through Architecture Facilitates                                                                                                        | 2B3 10 33 22A3<br>2B4 17 32 2A4                                                                                            |
| Printed Circuit Board Layout                                                                                                                   |                                                                                                                            |
| Distributed V <sub>CC</sub> and GND Pins Minimize                                                                                              | 2B5 [ 19 30 ] 2A5                                                                                                          |
| High-Speed Switching Noise                                                                                                                     | 2B3 16 33 2A3<br>2B4 17 32 2A4<br>V <sub>CC</sub> 18 31 V <sub>CC</sub><br>2B5 19 30 2A5<br>2B6 20 29 2A6<br>GND 21 28 GND |
| Latch-Up Performance Exceeds 100 mA Per                                                                                                        | GND 21 28 GND                                                                                                              |
| JESD 78, Class II                                                                                                                              | 2B7 🛛 22 27 🗍 2A7                                                                                                          |
| ESD Protection Exceeds JESD 22                                                                                                                 | 2B8 🛛 23 26 🗍 2A8                                                                                                          |
| <ul> <li>2000-V Human-Body Model (A114-A)</li> </ul>                                                                                           | 2DIR 24 25 20E                                                                                                             |
| - 200-V Machine Model (A115-A)                                                                                                                 |                                                                                                                            |

- 1000-V Charged-Device Model (C101)

### description/ordering information

The 'ALVTHR16245 devices are 16-bit (dual-octal) noninverting 3-state transceivers designed for 2.5-V or 3.3-V  $V_{CC}$  operation, but with the capability to provide a TTL interface to a 5-V system environment.

| TA             | PACKA       | AGE <sup>†</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |  |  |  |  |  |  |  |
|----------------|-------------|------------------|--------------------------|---------------------|--|--|--|--|--|--|--|
|                | SSOP – DL   | Tape and reel    | SN74ALVTHR16245LR        | ALVTHR16245         |  |  |  |  |  |  |  |
| 4000 1- 0500   | TSSOP – DGG | Tape and reel    | SN74ALVTHR16245GR        | ALVTHR16245         |  |  |  |  |  |  |  |
| –40°C to 85°C  | TVSOP – DGV | Tape and reel    | SN74ALVTHR16245VR        | TR245               |  |  |  |  |  |  |  |
|                | VFBGA – GQL | Tape and reel    | SN74ALVTHR16245KR        | TR245               |  |  |  |  |  |  |  |
| -55°C to 125°C | CFP – WD    | Tube             | SNJ54ALVTHR16245W        | SNJ54ALVTHR16245W   |  |  |  |  |  |  |  |

### **ORDERING INFORMATION**

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus is a trademark of Texas Instruments.

UNLESS OTHERWISE NOTED this document contains PRODUCTION DATA information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2002, Texas Instruments Incorporated

### SN54ALVTHR16245, SN74ALVTHR16245 2.5-V/3.3-V 16-BIT BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SCES075D – JUNE 1996 – REVISED DECEMBER 2002

### description/ordering information (continued)

These devices can be used as two 8-bit transceivers or one 16-bit transceiver. They allow data transmission from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. The output-enable ( $\overline{OE}$ ) input can be used to disable the device so that the buses are effectively isolated.

All outputs are designed to sink up to 12 mA, and include equivalent  $30-\Omega$  resistors to reduce overshoot and undershoot.

These devices are fully specified for hot-insertion applications using  $I_{off}$  and power-up 3-state. The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

When V<sub>CC</sub> is between 0 and 1.2 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.2 V,  $\overline{OE}$  should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

#### SN74ALVTHR16245 ... GQL PACKAGE (TOP VIEW)

| 1 | 2 | 3 | 4 | 5 | 6 |  |
|---|---|---|---|---|---|--|



| ter | terminal assignments |     |     |                 |     |                   |  |  |  |  |  |  |
|-----|----------------------|-----|-----|-----------------|-----|-------------------|--|--|--|--|--|--|
|     | 1                    | 2   | 3   | 4               | 5   | 6                 |  |  |  |  |  |  |
| Α   | 1DIR                 | NC  | NC  | NC              | NC  | 1 <mark>0E</mark> |  |  |  |  |  |  |
| в   | 1B2                  | 1B1 | GND | GND             | 1A1 | 1A2               |  |  |  |  |  |  |
| С   | 1B4                  | 1B3 | VCC | VCC             | 1A3 | 1A4               |  |  |  |  |  |  |
| D   | 1B6                  | 1B5 | GND | GND             | 1A5 | 1A6               |  |  |  |  |  |  |
| E   | 1B8                  | 1B7 |     |                 | 1A7 | 1A8               |  |  |  |  |  |  |
| F   | 2B1                  | 2B2 |     |                 | 2A2 | 2A1               |  |  |  |  |  |  |
| G   | 2B3                  | 2B4 | GND | GND             | 2A4 | 2A3               |  |  |  |  |  |  |
| н   | 2B5                  | 2B6 | VCC | V <sub>CC</sub> | 2A6 | 2A5               |  |  |  |  |  |  |
| J   | 2B7                  | 2B8 | GND | GND             | 2A8 | 2A7               |  |  |  |  |  |  |
| κ   | 2DIR                 | NC  | NC  | NC              | NC  | 2OE               |  |  |  |  |  |  |

NC - No internal connection

## FUNCTION TABLE (each 8-bit section)

| INP | UTS | OPERATION       |  |  |  |  |
|-----|-----|-----------------|--|--|--|--|
| OE  | DIR | OPERATION       |  |  |  |  |
| L   | L   | B data to A bus |  |  |  |  |
| L   | Н   | A data to B bus |  |  |  |  |
| н   | Х   | Isolation       |  |  |  |  |



SCES075D - JUNE 1996 - REVISED DECEMBER 2002

# logic diagram (positive logic) 1DIR 1 48 10E 1A1 47 1A1 47 To Seven Other Channels



**To Seven Other Channels** 

Pin numbers shown are for the DGG, DGV, DL, and WD packages.

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                      |                                                               |
|------------------------------------------------------------|---------------------------------------------------------------|
|                                                            | –0.5 V to 7 V                                                 |
| Voltage range applied to any output in the high            | or power-off state, V <sub>O</sub> (see Note 1) –0.5 V to 7 V |
| Output current in the low state, IO: SN54ALVT              | HR16245 96 mA                                                 |
| SN74ALVTH                                                  | HR16245 128 mA                                                |
| Output current in the high state, IO: SN54ALVT             | HR16245                                                       |
| SN74ALVT                                                   | HR16245 –64 mA                                                |
| Input clamp current, IIK (VI < 0)                          |                                                               |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) |                                                               |
| Package thermal impedance, $\theta_{JA}$ (see Note 2):     | DGG package                                                   |
|                                                            | DGV package 58°C/W                                            |
|                                                            | DL package 63°C/W                                             |
|                                                            | GQL package 42°C/W                                            |
| Storage temperature range, T <sub>stg</sub>                | ——————————————————————————————————————                        |

<sup>+</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

2. The package thermal impedance is calculated in accordance with JESD 51-7.



SCES075D - JUNE 1996 - REVISED DECEMBER 2002

### recommended operating conditions, V<sub>CC</sub> = 2.5 V $\pm$ 0.2 V (see Note 3)

|                            |                                    |                 | SN54A | LVTHR | 16245 | SN74ALVTHR16245 |     |     | UNIT |
|----------------------------|------------------------------------|-----------------|-------|-------|-------|-----------------|-----|-----|------|
|                            |                                    |                 | MIN   | TYP   | MAX   | MIN             | TYP | MAX | UNIT |
| VCC                        | Supply voltage                     |                 | 2.3   |       | 2.7   | 2.3             |     | 2.7 | V    |
| VIH                        | High-level input voltage           |                 | 1.7   |       | h     | 1.7             |     |     | V    |
| VIL                        | Low-level input voltage            |                 |       | 24    | 0.7   |                 |     | 0.7 | V    |
| VI                         | Input voltage                      |                 | 0     | Vcc   | 5.5   | 0               | VCC | 5.5 | V    |
| IOH                        | High-level output current          |                 |       | 1     | -6    |                 |     | -8  | mA   |
| IOL                        | Low-level output current           |                 |       | 5     | 6     |                 |     | 12  | mA   |
| $\Delta t / \Delta v$      | Input transition rise or fall rate | Outputs enabled | 0     |       | 10    |                 |     | 10  | ns/V |
| $\Delta t / \Delta V_{CC}$ | Power-up ramp rate                 |                 | 200   |       |       | 200             |     |     | μs/V |
| Т <sub>А</sub>             | Operating free-air temperature     |                 | -55   |       | 125   | -40             |     | 85  | °C   |

NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

### recommended operating conditions, V<sub>CC</sub> = 3.3 V $\pm$ 0.3 V (see Note 3)

|                            |                                                    | SN54ALVTHR1 | 6245 | SN74A | LVTHR1 | 6245 | UNIT |
|----------------------------|----------------------------------------------------|-------------|------|-------|--------|------|------|
|                            |                                                    | MIN TYP     | MAX  | MIN   | TYP    | MAX  | UNIT |
| VCC                        | Supply voltage                                     | 1 3         | 3.6  | 3     |        | 3.6  | V    |
| VIH                        | High-level input voltage                           | 2           | 2    | 2     |        |      | V    |
| VIL                        | Low-level input voltage                            | ~ <b>0</b>  | 0.8  |       |        | 0.8  | V    |
| VI                         | Input voltage                                      | 0 Vcc       | 5.5  | 0     | VCC    | 5.5  | V    |
| ЮН                         | High-level output current                          | 4           | -8   |       |        | -12  | mA   |
| IOL                        | Low-level output current                           | DA          | 8    |       |        | 12   | mA   |
| $\Delta t/\Delta v$        | Input transition rise or fall rate Outputs enabled | 104         | 10   |       |        | 10   | ns/V |
| $\Delta t / \Delta V_{CC}$ | Power-up ramp rate                                 | 200         |      | 200   |        |      | μs/V |
| TA                         | Operating free-air temperature                     | -55         | 125  | -40   |        | 85   | °C   |

NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



### SN54ALVTHR16245, SN74ALVTHR16245 2.5-V/3.3-V 16-BIT BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SCES075D – JUNE 1996 – REVISED DECEMBER 2002

| _                       |                |                                                                                                     |                                                         |                          | ALVTHR | 16245    | SN74               | ALVTHR1 | 6245 |    |  |
|-------------------------|----------------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------------|--------|----------|--------------------|---------|------|----|--|
| PARAMETER               |                | TEST CONDITIONS                                                                                     |                                                         | MIN TYP <sup>†</sup> MAX |        | MIN      | TYP†               | MAX     | UNIT |    |  |
| VIK                     |                | V <sub>CC</sub> = 2.3 V,                                                                            | lj = –18 mA                                             |                          |        | -1.2     |                    |         | -1.2 | V  |  |
|                         |                | V <sub>CC</sub> = 2.3 V to 2.7 V,                                                                   | I <sub>OH</sub> = –100 μA                               | V <sub>CC</sub> -0       | .2     |          | V <sub>CC</sub> -0 | .2      |      |    |  |
| Vон                     |                | No. 00.V                                                                                            | I <sub>OH</sub> = -6 mA                                 | 1.7                      |        |          |                    |         |      | V  |  |
|                         |                | V <sub>CC</sub> = 2.3 V                                                                             | I <sub>OH</sub> =8 mA                                   |                          |        |          | 1.7                |         |      |    |  |
|                         |                | $V_{CC}$ = 2.3 V to 2.7 V,                                                                          | I <sub>OL</sub> = 100 μA                                |                          |        | 0.2      |                    |         | 0.2  |    |  |
| VOL                     |                |                                                                                                     | I <sub>OL</sub> = 6 mA                                  |                          |        | 0.7      |                    |         |      | V  |  |
|                         |                | V <sub>CC</sub> = 2.3 V                                                                             | I <sub>OL</sub> = 12 mA                                 |                          |        |          |                    |         | 0.7  |    |  |
|                         | Control inputs | V <sub>CC</sub> = 2.7 V,                                                                            | $V_{I} = V_{CC} \text{ or } GND$                        |                          |        | ±1       |                    |         | ±1   |    |  |
|                         | Control inputs | V <sub>CC</sub> = 0 or 2.7 V,                                                                       | V <sub>I</sub> = 5.5 V                                  |                          |        | 10       |                    |         | 10   |    |  |
| lj                      | A or B ports   |                                                                                                     | V <sub>I</sub> = 5.5 V                                  |                          |        | 20       |                    |         | 20   | μA |  |
|                         |                | V <sub>CC</sub> = 2.7 V                                                                             | $V_I = V_{CC}$                                          |                          | VI.    | 4 1      |                    |         | 1    |    |  |
|                         |                |                                                                                                     | V <sub>I</sub> = 0                                      |                          | 4      | -5       |                    |         | -5   |    |  |
| loff                    |                | $V_{CC} = 0,$                                                                                       | $V_{I} \text{ or } V_{O} = 0 \text{ to } 4.5 \text{ V}$ |                          | 215    |          |                    |         | ±100 | μA |  |
| I <sub>BHL</sub> ‡      | :              | V <sub>CC</sub> = 2.3 V,                                                                            | V <sub>I</sub> = 0.7 V                                  | 40                       | \$ 115 | <u>.</u> |                    | 115     |      | μA |  |
| I <sup>BHH</sup> §      | ŝ              | V <sub>CC</sub> = 2.3 V,                                                                            | VI = 1.7 V                                              |                          | _10    |          |                    | -10     |      | μA |  |
| IBHLC                   |                | V <sub>CC</sub> = 2.7 V,                                                                            | $V_{I} = 0$ to $V_{CC}$                                 | 300                      |        |          | 300                |         |      | μA |  |
| IBHHO                   |                | V <sub>CC</sub> = 2.7 V,                                                                            | $V_I = 0$ to $V_{CC}$                                   | -300                     |        |          | -300               |         |      | μA |  |
| IEX                     |                | V <sub>CC</sub> = 2.3 V,                                                                            | V <sub>O</sub> = 5.5 V                                  |                          |        | 125      |                    |         | 125  | μA |  |
| IOZ(PU/PD) <sup>☆</sup> |                | $V_{CC} \le 1.2 \text{ V}, V_{O} = 0.5 \text{ V}$<br>V <sub>I</sub> = GND or V <sub>CC</sub> , OE = | / to V <sub>CC</sub> ,<br>don't care                    |                          |        | ±100     |                    |         | ±100 | μΑ |  |
|                         |                | $V_{CC} = 2.7 V,$                                                                                   | Outputs high                                            |                          | 0.04   | 0.1      |                    | 0.04    | 0.1  |    |  |
| ICC                     |                | $I_{O} = 0,$                                                                                        | Outputs low                                             |                          | 2.5    | 4.5      |                    | 2.5     | 4.5  | _  |  |
|                         |                | $V_{I} = V_{CC} \text{ or GND}$                                                                     | Outputs disabled                                        |                          | 0.04   | 0.1      |                    | 0.04    | 0.1  |    |  |
| Ci                      |                | V <sub>CC</sub> = 2.5 V,                                                                            | V <sub>I</sub> = 2.5 V or 0                             |                          | 3.5    |          |                    | 3.5     |      | pF |  |
| Cio                     |                | V <sub>CC</sub> = 2.5 V,                                                                            | V <sub>O</sub> = 2.5 V or 0                             |                          | 8      |          |                    | 8       |      | pF |  |

## electrical characteristics over recommended operating free-air temperature range, $V_{CC}$ = 2.5 V $\pm$ 0.2 V (unless otherwise noted)

<sup>†</sup> All typical values are at V<sub>CC</sub> = 2.5 V, T<sub>A</sub> = 25°C.

<sup>‡</sup> The bus-hold circuit can sink at least the minimum low sustaining current at V<sub>IL</sub> max. I<sub>BHL</sub> should be measured after lowering V<sub>IN</sub> to GND and then raising it to V<sub>IL</sub> max.

§ The bus-hold circuit can source at least the minimum high sustaining current at V<sub>IH</sub> min. I<sub>BHH</sub> should be measured after raising V<sub>IN</sub> to V<sub>CC</sub> and then lowering it to V<sub>IH</sub> min.

 $\P$  An external driver must source at least  $\mathsf{I}_{BHLO}$  to switch this node from low to high.

#An external driver must sink at least IBHHO to switch this node from high to low.

|| Current into an output in the high state when  $V_O > V_{CC}$ 

\*High-impedance state during power up or power down



SCES075D – JUNE 1996 – REVISED DECEMBER 2002

# electrical characteristics over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted)

| PARAMETER                     |                    | TEST CONDITIONS                                                                                            |                                                         | SN54               | ALVTHR                    | 16245    | SN74A                    | LVTHR | 16245 | UNIT |
|-------------------------------|--------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------|---------------------------|----------|--------------------------|-------|-------|------|
|                               |                    |                                                                                                            |                                                         | MIN                | TYP†                      | MAX      | ΜΙΝ ΤΥΡ <sup>†</sup> ΜΑΧ |       | MAX   | UNIT |
| VIK                           |                    | V <sub>CC</sub> = 3 V,                                                                                     | lj = –18 mA                                             |                    |                           | -1.2     |                          |       | -1.2  | V    |
| VOH                           |                    | V <sub>CC</sub> = 3 V to 3.6 V,                                                                            | I <sub>OH</sub> = −100 μA                               | V <sub>CC</sub> -0 | .2                        |          | VCC-0.                   | 2     |       |      |
|                               |                    | V <sub>CC</sub> = 3 V                                                                                      | I <sub>OH</sub> = -8 mA                                 | 2                  |                           |          |                          |       |       | v    |
|                               |                    | VCC = 3 V                                                                                                  | I <sub>OH</sub> = -12 mA                                |                    |                           |          | 2                        |       |       |      |
|                               |                    | $V_{CC} = 3 V \text{ to } 3.6 V,$                                                                          | I <sub>OL</sub> = 100 μA                                |                    |                           | 0.2      |                          |       | 0.2   |      |
| VOL                           |                    | $V_{CC} = 3 V$                                                                                             | I <sub>OL</sub> = 8 mA                                  |                    |                           | 0.8      |                          |       |       | V    |
|                               |                    |                                                                                                            | I <sub>OL</sub> = 12 mA                                 |                    |                           |          |                          |       | 0.8   |      |
|                               | Control inputs     | V <sub>CC</sub> = 3.6 V,                                                                                   | $V_I = V_{CC}$ or GND                                   |                    |                           | ±1       |                          |       | ±1    |      |
|                               | Control inputs     | V <sub>CC</sub> = 0 or 3.6 V,                                                                              | V <sub>I</sub> = 5.5 V                                  |                    |                           | 10       |                          |       | 10    |      |
| lj –                          |                    | ports V <sub>CC</sub> = 3.6 V                                                                              | V <sub>I</sub> = 5.5 V                                  |                    |                           | 20       |                          |       | 20    | μA   |
|                               | A or B ports       |                                                                                                            | $V_I = V_{CC}$                                          |                    | Ś                         | 1        |                          |       | 1     |      |
|                               |                    |                                                                                                            | V <sub>I</sub> = 0                                      |                    | <u> </u>                  | -5       |                          |       | -5    |      |
| loff                          |                    | V <sub>CC</sub> = 0,                                                                                       | $V_{I} \text{ or } V_{O} = 0 \text{ to } 4.5 \text{ V}$ |                    | K.                        | 15       |                          |       | ±100  | μA   |
| IBHL‡                         |                    | V <sub>CC</sub> = 3 V,                                                                                     | V <sub>I</sub> = 0.8 V                                  | 75                 | <u></u>                   | <u> </u> | 75                       |       |       | μΑ   |
| I <sup>BHH</sup> <sup>€</sup> |                    | V <sub>CC</sub> = 3 V,                                                                                     | V <sub>I</sub> = 2 V                                    | -75                |                           | C        | -75                      |       |       | μA   |
| IBHLC                         |                    | V <sub>CC</sub> = 3.6 V,                                                                                   | $V_{I} = 0$ to $V_{CC}$                                 | 500                | ~                         |          | 500                      |       |       | μA   |
| <b>I</b> BHHC                 | o <sup>#</sup>     | V <sub>CC</sub> = 3.6 V,                                                                                   | $V_{I} = 0$ to $V_{CC}$                                 | -500               | $\mathbf{P}_{\mathbf{r}}$ |          | -500                     |       |       | μA   |
| I <sub>EX</sub>               |                    | V <sub>CC</sub> = 3 V,                                                                                     | V <sub>O</sub> = 5.5 V                                  |                    |                           | 125      |                          |       | 125   | μA   |
| IOZ(P                         | U/PD) <sup>☆</sup> | $V_{CC} \le 1.2 \text{ V}, \text{ V}_{O} = 0.5 \text{ V}_{I} = \text{GND or V}_{CC}, \overline{\text{OE}}$ |                                                         |                    |                           | ±100     |                          |       | ±100  | μΑ   |
|                               |                    | V <sub>CC</sub> = 3.6 V,                                                                                   | Outputs high                                            |                    | 0.07                      | 0.1      |                          | 0.07  | 0.1   |      |
| ICC                           |                    | $I_{O} = 0,$                                                                                               | Outputs low                                             |                    | 3.5                       | 5        |                          | 3.5   | 5     | mA   |
|                               |                    | $V_{I} = V_{CC}$ or GND                                                                                    | Outputs disabled                                        |                    | 0.07                      | 0.1      |                          | 0.07  | 0.1   |      |
| ∆ICC□                         | C                  | $V_{CC} = 3 V \text{ to } 3.6 V$ , On<br>Other inputs at $V_{CC}$ or                                       | e input at V <sub>CC</sub> – 0.6 V,<br>GND              |                    |                           | 0.4      |                          |       | 0.4   | mA   |
| Ci                            |                    | V <sub>CC</sub> = 3.3 V,                                                                                   | V <sub>I</sub> = 3.3 V or 0                             |                    | 3.5                       |          |                          | 3.5   |       | pF   |
| C <sub>io</sub>               |                    | V <sub>CC</sub> = 3.3 V,                                                                                   | V <sub>O</sub> = 3.3 V or 0                             |                    | 8                         |          |                          | 8     |       | pF   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> =  $25^{\circ}$ C.

<sup>‡</sup> The bus-hold circuit can sink at least the minimum low sustaining current at V<sub>IL</sub> max. I<sub>BHL</sub> should be measured after lowering V<sub>IN</sub> to GND and then raising it to V<sub>IL</sub> max.

§ The bus-hold circuit can source at least the minimum high sustaining current at VIH min. IBHH should be measured after raising VIN to VCC and then lowering it to VIH min.

 $\P$  An external driver must source at least  $I_{BHLO}$  to switch this node from low to high.

# An external driver must sink at least IBHHO to switch this node from high to low.

I Current into an output in the high state when  $V_O > V_{CC}$ 

\*High-impedance state during power up or power down

<sup>□</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND.



# switching characteristics over recommended operating free-air temperature range, $C_L$ = 30 pF, $V_{CC}$ = 2.5 V $\pm$ 0.2 V (unless otherwise noted) (see Figure 1)

| DADAMETED        | FROM    | то       | SN54ALV      | THR16245     | SN74ALV | THR16245 | LINUT |
|------------------|---------|----------|--------------|--------------|---------|----------|-------|
| PARAMETER        | (INPUT) | (OUTPUT) | MIN          | MAX          | MIN     | MAX      | UNIT  |
| <sup>t</sup> PLH | A or B  | B or A   | 0.5          | 4.3          | 0.5     | 4.3      |       |
| <sup>t</sup> PHL | AUB     | BUIA     | 0.5          | 3.7          | 0.5     | 3.7      | ns    |
| <sup>t</sup> PZH | OE      | A or B   | 1.8          | <b>2</b> 5.6 | 1.8     | 5.6      | ns    |
| <sup>t</sup> PZL | UE      | AUB      | 1.6          | 4.7          | 1.6     | 4.7      | 115   |
| <sup>t</sup> PHZ | OE      | A or B   | 1.7          | 5            | 1.7     | 5        | ns    |
| <sup>t</sup> PLZ | UE      | AUB      | <b>2</b> 1.4 | 4.4          | 1.4     | 4.4      | 115   |

# switching characteristics over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF, V<sub>CC</sub> = 3.3 V $\pm$ 0.3 V (unless otherwise noted) (see Figure 2)





## SN54ALVTHR16245, SN74ALVTHR16245 2.5-V/3.3-V 16-BIT BUS TRANSCEIVERS

WITH 3-STATE OUTPUTS SCES075D – JUNE 1996 – REVISED DECEMBER 2002



NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>Q</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2 ns, t<sub>f</sub>  $\leq$  2 ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuit and Voltage Waveforms





## PACKAGE OPTION ADDENDUM

5-Sep-2005

### **PACKAGING INFORMATION**

| Orderable Device  | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|-------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| 74ALVTHR16245GRE4 | ACTIVE                | TSSOP           | DGG                | 48   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ALVTHR16245VRE4 | ACTIVE                | TVSOP           | DGV                | 48   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ALVTHR16245ZQLR | ACTIVE                | VFBGA           | ZQL                | 56   | 1000           | Pb-Free<br>(RoHS)         | SNAGCU           | Level-1-260C-UNLIM           |
| SN74ALVTHR16245DL | ACTIVE                | SSOP            | DL                 | 48   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ALVTHR16245GR | ACTIVE                | TSSOP           | DGG                | 48   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ALVTHR16245KR | ACTIVE                | VFBGA           | GQL                | 56   | 1000           | TBD                       | SNPB             | Level-1-240C-UNLIM           |
| SN74ALVTHR16245LR | ACTIVE                | SSOP            | DL                 | 48   | 1000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ALVTHR16245VR | ACTIVE                | TVSOP           | DGV                | 48   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

OBSOLETE: TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/product content for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame

retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

ZQL (R-PBGA-N56)

## PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Falls within JEDEC MO-225 variation BA.
- D. This package is lead-free. Refer to the 56 GQL package (drawing 4200583) for tin-lead (SnPb).



## **MECHANICAL DATA**

MPDS006C - FEBRUARY 1996 - REVISED AUGUST 2000

#### PLASTIC SMALL-OUTLINE





NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

- D. Falls within JEDEC: 24/48 Pins MO-153
  - 14/16/20/56 Pins MO-194



GQL (R-PBGA-N56)

## PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Falls within JEDEC MO-225 variation BA.
- D. This package is tin-lead (SnPb). Refer to the 56 ZQL package (drawing 4204437) for lead-free.



## **MECHANICAL DATA**

MSSO001C - JANUARY 1995 - REVISED DECEMBER 2001

#### PLASTIC SMALL-OUTLINE PACKAGE

DL (R-PDSO-G\*\*) 48 PINS SHOWN



POST OFFICE BOX 655303 • DALLAS, TEXAS 75265

NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MO-118

## **MECHANICAL DATA**

MTSS003D - JANUARY 1995 - REVISED JANUARY 1998

#### PLASTIC SMALL-OUTLINE PACKAGE

DGG (R-PDSO-G\*\*) 48 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an untair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated