

April 1988 Revised July 1999

# 74F158A Quad 2-Input Multiplexer

#### **General Description**

The F158A is a high speed quad 2-input multiplexer. It selects four bits of data from two sources using the common Select and Enable inputs. The four outputs present the selected data in the inverted form. The F158A can also generate any four of the 16 different functions of two variables.

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |  |  |  |  |  |
|--------------|----------------|-----------------------------------------------------------------------------|--|--|--|--|--|
| 74F158ASC    | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow |  |  |  |  |  |
| 74F158ASJ    | M16D           | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |  |  |  |  |  |
| 74F158APC    | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |  |  |  |  |  |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

#### **Logic Symbols**





## **Connection Diagram**



#### **Unit Loading/Fan Out**

| Pin Names                         | December 2                | U.L.     | Input I <sub>IH</sub> /I <sub>IL</sub>  |  |  |
|-----------------------------------|---------------------------|----------|-----------------------------------------|--|--|
|                                   | Description               | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> |  |  |
| I <sub>0a</sub> –I <sub>0d</sub>  | Source 0 Data Inputs      | 1.0/1.0  | 20 μA/–0.6 mA                           |  |  |
| I <sub>1a</sub> –I <sub>1d</sub>  | Source 1 Data Inputs      | 1.0/1.0  | 20 μA/–0.6 mA                           |  |  |
| Ē                                 | Enable Input (Active LOW) | 1.0/1.0  | 20 μA/–0.6 mA                           |  |  |
| S                                 | Select Input              | 1.0/1.0  | 20 μA/-0.6 mA                           |  |  |
| $\overline{Z}_a - \overline{Z}_d$ | Inverted Outputs          | 50/33.3  | −1 mA/20 mA                             |  |  |

#### **Truth Table**

| Inputs |   |                |                | Outputs |
|--------|---|----------------|----------------|---------|
| Ē      | S | I <sub>0</sub> | I <sub>1</sub> | Z       |
| Н      | Х | Х              | Х              | Н       |
| L      | L | L              | Х              | Н       |
| L      | L | Н              | Х              | L       |
| L      | Н | Х              | L              | Н       |
| L      | Н | Х              | Н              | L       |

### **Functional Description**

The F158A quad 2-input multiplexer selects four bits of The F158A quad 2-input multiplexer selects four bits of data from two sources under the control of a common Select input (S) and presents the data in inverted form at the four outputs. The Enable input ( $\overline{E}$ ) is active LOW. When  $\overline{E}$  is HIGH, all of the outputs ( $\overline{Z}$ ) are forced HIGH regardless of all other inputs. The F158A is the logic implementation of a 4-pole, 2-position switch where the position of the switch is determined by the logic levels supplied to the Select input. Select input.

A common use of the F158A is the moving of data from two groups of registers to four common output busses. The particular register from which the data comes is determined by the state of the Select input. A less obvious use is as a function generator. The F158A can generate four functions of two variables with one variable common. This is useful for implementing gating functions.

# **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

# **Absolute Maximum Ratings**(Note 1)

-65°C to +150°C

 $\begin{array}{lll} \mbox{Ambient Temperature under Bias} & -55^{\circ}\mbox{C to } +125^{\circ}\mbox{C} \\ \mbox{Junction Temperature under Bias} & -55^{\circ}\mbox{C to } +150^{\circ}\mbox{C} \\ \mbox{V}_{CC} \mbox{ Pin Potential to Ground Pin} & -0.5\mbox{V to } +7.0\mbox{V} \end{array}$ 

Voltage Applied to Output in HIGH State (with  $V_{CC} = 0V$ )

Storage Temperature

Standard Output -0.5V to V<sub>CC</sub> 3-STATE Output -0.5V to +5.5V

Current Applied to Output

in LOW State (Max) twice the rated I<sub>OL</sub> (mA) ESD Last Passing Voltage (Min) 4000V

# Recommended Operating Conditions

Free Air Ambient Temperature  $0^{\circ}\text{C} \text{ to } +70^{\circ}\text{C}$  Supply Voltage +4.5V to +5.5V

**Note 1:** Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

#### **DC Electrical Characteristics**

| Symbol           | Parameter                       | Min  | Тур | Max  | Units | V <sub>cc</sub> | Conditions                  |  |
|------------------|---------------------------------|------|-----|------|-------|-----------------|-----------------------------|--|
| V <sub>IH</sub>  | Input HIGH Voltage              | 2.0  |     |      | V     |                 | Recognized as a HIGH Signal |  |
| V <sub>IL</sub>  | Input LOW Voltage               |      |     | 0.8  | V     |                 | Recognized as a LOW Signal  |  |
| V <sub>CD</sub>  | Input Clamp Diode Voltage       |      |     | -1.2 | V     | Min             | I <sub>IN</sub> = -18 mA    |  |
| V <sub>OH</sub>  | Output HIGH 10% V <sub>CC</sub> | 2.5  | 4   | 137  | V     | Min             | I <sub>OH</sub> = -1 mA     |  |
|                  | Voltage 5% V <sub>CC</sub>      | 2.7  |     | 100  | 0.    | IVIIII          | $I_{OH} = -1 \text{ mA}$    |  |
| V <sub>OL</sub>  | Output LOW 10% V <sub>CC</sub>  |      |     | 0.5  | V     | Min             | I <sub>OL</sub> = 20 mA     |  |
|                  | Voltage                         |      |     | 0.5  | v     | IVIIII          | 10L = 20 111A               |  |
| I <sub>IH</sub>  | Input HIGH                      | ) )  |     | 5.0  | μА    | Max             | V <sub>IN</sub> = 2.7V      |  |
|                  | Current                         |      |     | 3.0  | μΛ    | IVIAX           | V  N - 2.7 V                |  |
| I <sub>BVI</sub> | Input HIGH Current              |      |     | 7.0  | μА    | Max             | V <sub>IN</sub> = 7.0V      |  |
|                  | Breakdown Test                  |      |     |      |       |                 | V <sub>IN</sub> = 7.0 V     |  |
| I <sub>CEX</sub> | Output HIGH                     |      |     | 50   | μА    | Max             | $V_{OUT} = V_{CC}$          |  |
|                  | Leakage Current                 |      |     |      |       |                 | VOUT - VCC                  |  |
| V <sub>ID</sub>  | Input Leakage                   | 4.75 |     |      | V     | 0.0             | $I_{ID} = 1.9 \mu\text{A}$  |  |
|                  | Test                            | 4.75 |     |      |       |                 | All Other Pins Grounded     |  |
| I <sub>OD</sub>  | Output Leakage                  |      |     | 3.75 | μА    | 0.0             | V <sub>IOD</sub> = 150 mV   |  |
|                  | Circuit Current                 |      |     | 3.73 | μΛ    | 0.0             | All Other Pins Grounded     |  |
| I <sub>IL</sub>  | Input LOW Current               |      |     | -0.6 | mA    | Max             | V <sub>IN</sub> = 0.5V      |  |
| los              | Output Short-Circuit Current    | -60  |     | -150 | mA    | Max             | $V_{OUT} = 0V$              |  |
| I <sub>CCH</sub> | Power Supply Current            |      | 10  | 15   | mA    | Max             | V <sub>O</sub> = HIGH       |  |
| I <sub>CCL</sub> | Power Supply Current            |      | 15  | 25   | mA    | Max             | $V_O = LOW$                 |  |

### **AC Electrical Characteristics**

| Symbol           | Parameter                          | $T_A = +25^{\circ}$ C $V_{CC} = +5.0$ V $C_L = 50 \text{ pF}$ |     |     | $T_{A} = -55^{\circ}C \text{ to } +125^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ |      | $T_A = 0^{\circ}C \text{ to } ++70^{\circ}C$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ |     | Units |  |
|------------------|------------------------------------|---------------------------------------------------------------|-----|-----|-------------------------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------|-----|-------|--|
|                  |                                    | Min                                                           | Тур | Max | Min                                                                                       | Max  | Min                                                                                 | Max |       |  |
| t <sub>PLH</sub> | Propagation Delay                  | 3.0                                                           | 5.5 | 8.5 | 3.0                                                                                       | 10.5 | 3.0                                                                                 | 9.5 | ns    |  |
| $t_{PHL}$        | S to $\overline{Z}_n$              | 2.5                                                           | 4.5 | 6.5 | 2.5                                                                                       | 8.0  | 2.5                                                                                 | 7.0 |       |  |
| t <sub>PLH</sub> | Propagation Delay                  | 2.5                                                           | 4.5 | 6.0 | 2.5                                                                                       | 8.0  | 2.5                                                                                 | 7.0 |       |  |
| $t_{PHL}$        | $\overline{E}$ to $\overline{Z}_n$ | 2.0                                                           | 4.0 | 6.0 | 2.0                                                                                       | 7.0  | 2.0                                                                                 | 6.5 | ns    |  |
| t <sub>PLH</sub> | Propagation Delay                  | 2.5                                                           | 4.0 | 5.9 | 2.5                                                                                       | 8.5  | 2.5                                                                                 | 7.0 |       |  |
| t <sub>PHL</sub> | $I_n$ to $\overline{Z}_n$          | 1.5                                                           | 2.5 | 4.0 | 1.0                                                                                       | 5.0  | 1.5                                                                                 | 4.5 | ns    |  |





Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com