### **INTEGRATED CIRCUITS**

## DATA SHEET



# **74LVT86**3.3V Quad 2-input exclusive-OR gate

Product specification

1996 Sep 10

IC24 Data Handbook





### 3.3V Quad 2-input exclusive-OR gate

**74LVT86** 

### **QUICK REFERENCE DATA**

| SYMBOL                               | PARAMETER                              | PARAMETER $CONDITIONS$<br>$T_{amb} = 25^{\circ}C;$<br>GND = 0V TYPICAL |            |    |  |
|--------------------------------------|----------------------------------------|------------------------------------------------------------------------|------------|----|--|
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation<br>delay An<br>or Bn to Yn | C <sub>L</sub> = 50pF;<br>V <sub>CC</sub> = 3.3V                       | 3.4<br>3.5 | ns |  |
| C <sub>IN</sub>                      | Input capacitance                      | V <sub>I</sub> = 0V or 3.0V                                            | 3          | pF |  |
| I <sub>CCL</sub>                     | Total supply current                   | Outputs Low;<br>V <sub>CC</sub> = 3.6V                                 | 1          | mA |  |

### ....



### **PIN DESCRIPTION**

| PIN<br>NUMBER                | SYMBOL                          | NAME AND FUNCTION       |
|------------------------------|---------------------------------|-------------------------|
| 1, 2, 4, 5, 9,<br>10, 12, 13 | A <sub>n</sub> , B <sub>n</sub> | Data inputs             |
| 3, 6, 8, 11                  | Y <sub>n</sub>                  | Data outputs            |
| 7                            | GND                             | Ground (0V)             |
| 14                           | V <sub>CC</sub>                 | Positive supply voltage |

### **LOGIC DIAGRAM**



### **FUNCTION TABLE**

| INP | UTS | OUTPUT |
|-----|-----|--------|
| Dna | Dnb | Qn     |
| L   | L   | L      |
| L   | Н   | Н      |
| Н   | L   | Н      |
| Н   | Н   | L      |

### NOTES:

H = High voltage levelL = Low voltage level

### LOGIC SYMBOL (IEEE/IEC)



### **LOGIC SYMBOL**



### **ORDERING INFORMATION**

| ONDERNING IN CHAIN THOM |                   |                       |               |            |
|-------------------------|-------------------|-----------------------|---------------|------------|
| PACKAGES                | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | NORTH AMERICA | DWG NUMBER |
| 14-Pin Plastic SO       | -40°C to +85°C    | 74LVT86 D             | 74LVT86 D     | SOT108-1   |
| 14-Pin Plastic SSOP     | -40°C to +85°C    | 74LVT86 DB            | 74LVT86 DB    | SOT337-1   |
| 14-Pin Plastic TSSOP    | -40°C to +85°C    | 74LVT86 PW            | 74LVT86PW DH  | SOT402-1   |

### 3.3V Quad 2-input exclusive-OR gate

74LVT86

### ABSOLUTE MAXIMUM RATINGS1, 2

| SYMBOL           | PARAMETER                      | CONDITIONS                  | RATING       | UNIT |  |
|------------------|--------------------------------|-----------------------------|--------------|------|--|
| V <sub>CC</sub>  | DC supply voltage              |                             | -0.5 to +4.6 | V    |  |
| I <sub>IK</sub>  | DC input diode current         | V <sub>I</sub> < 0          | -50          | mA   |  |
| VI               | DC input voltage <sup>3</sup>  |                             | −0.5 to +7.0 | V    |  |
| I <sub>OK</sub>  | DC output diode current        | V <sub>O</sub> < 0          | -50          | mA   |  |
| V <sub>OUT</sub> | DC output voltage <sup>3</sup> | Output in Off or High state | −0.5 to +7.0 | V    |  |
|                  | DC output ourrent              | Output in High state        | -32          | A    |  |
| IOUT             | DC output current              | Output in Low state         | 64           | · mA |  |
| T <sub>stg</sub> | Storage temperature range      |                             | -65 to 150   | °C   |  |

### NOTES:

### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL           | PARAMETER                                           | LIM | UNIT |       |
|------------------|-----------------------------------------------------|-----|------|-------|
| STWIBOL          | PARAWETER                                           | MIN | MAX  | Oldin |
| V <sub>CC</sub>  | DC supply voltage                                   | 2.7 | 3.6  | V     |
| VI               | Input voltage                                       | 0   | 5.5  | V     |
| V <sub>IH</sub>  | High-level input voltage                            | 2.0 |      | V     |
| V <sub>IL</sub>  | Low-level Input voltage                             |     | 0.8  | V     |
| I <sub>OH</sub>  | High-level output current                           |     | -20  | mA    |
| l <sub>OL</sub>  | Low-level output current                            |     | 32   | mA    |
| Δt/Δν            | Input transition rise or fall rate; Outputs enabled |     | 10   | ns/V  |
| T <sub>amb</sub> | Operating free-air temperature range                | -40 | +85  | °C    |

3 1996 Sep 10

<sup>1.</sup> Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction

temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C.

3. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

### 3.3V Quad 2-input exclusive-OR gate

74LVT86

### DC ELECTRICAL CHARACTERISTICS

Over recommended operating conditions Voltages are referenced to GND (ground = 0V)

|                  |                                                      |                                                                                     | ı                    | UNIT |      |    |  |  |
|------------------|------------------------------------------------------|-------------------------------------------------------------------------------------|----------------------|------|------|----|--|--|
| SYMBOL           | PARAMETER                                            | TEST CONDITIONS                                                                     | Temp =               |      |      |    |  |  |
|                  |                                                      |                                                                                     | MIN                  | TYP1 | MAX  | 1  |  |  |
| V <sub>IK</sub>  | Input clamp voltage                                  | V <sub>CC</sub> = 2.7V; I <sub>IK</sub> = -18mA                                     |                      |      | -1.2 | V  |  |  |
|                  |                                                      | $V_{CC} = 2.7 \text{ to } 3.6V; I_{OH} = -100 \mu\text{A}$                          | V <sub>CC</sub> -0.2 |      |      |    |  |  |
| $V_{OH}$         | High-level output voltage                            | V <sub>CC</sub> = 2.7V; I <sub>OH</sub> = -6mA                                      | 2.4                  |      |      | V  |  |  |
|                  |                                                      | $V_{CC} = 3.0V; I_{OH} = -20mA$                                                     | 2.0                  |      |      |    |  |  |
|                  |                                                      | V <sub>CC</sub> = 2.7V; I <sub>OL</sub> = 100μA                                     |                      |      | 0.2  |    |  |  |
| $V_{OL}$         | Low-level output voltage                             | V <sub>CC</sub> = 2.7V; I <sub>OL</sub> = 24mA                                      |                      |      | 0.5  | ٧  |  |  |
|                  |                                                      | V <sub>CC</sub> = 3.0V; I <sub>OL</sub> = 32mA                                      |                      |      | 0.5  |    |  |  |
|                  | lanut la alcaga augrent                              | V <sub>CC</sub> = 0 or 3.6V; V <sub>I</sub> = 5.5V                                  |                      |      | 10   |    |  |  |
| I <sub>I</sub>   | Input leakage current                                | $V_{CC} = 3.6V$ ; $V_1 = V_{CC}$ or GND                                             |                      |      | ±1   | μΑ |  |  |
| I <sub>OFF</sub> | Output off current                                   | $V_{CC} = 0V$ ; $V_1$ or $V_0 = 0$ to 4.5V                                          |                      |      | ±100 | μΑ |  |  |
| I <sub>CCH</sub> | Ovices and supply surrent                            | $V_{CC} = 3.6V$ ; Outputs High, $V_{I} = GND$ or $V_{CC}$ , $I_{O} = 0$             |                      |      | 0.02 | mA |  |  |
| I <sub>CCL</sub> | Quiescent supply current                             | $V_{CC}$ = 3.6V; Outputs Low, $V_{I}$ = GND or $V_{CC}$ , $I_{O}$ = 0               |                      | 1    | 1 2  |    |  |  |
| Δl <sub>CC</sub> | Additional supply current per input pin <sup>2</sup> | $V_{CC}$ = 3V to 3.6V; One input at $V_{CC}$ –0.6V, Other inputs at $V_{CC}$ or GND |                      |      | 0.2  | μА |  |  |
| C <sub>I</sub>   | Input capacitance                                    | V <sub>I</sub> = 3V or 0                                                            |                      | 3    |      | pF |  |  |

- All typical values are at V<sub>CC</sub> = 3.3V and T<sub>amb</sub> = 25°C.
   This is the increase in supply current for each input at the specified voltage level other than V<sub>CC</sub> or GND.

### **AC CHARACTERISTICS**

GND = 0V;  $t_R$  =  $t_F$  = 2.5ns;  $C_L$  = 50pF,  $R_L$  = 500 $\Omega$ ;  $T_{amb}$  = -40°C to +85°C.

|                                      |                                                           |          |            | LI                    | MITS       |                        |      |
|--------------------------------------|-----------------------------------------------------------|----------|------------|-----------------------|------------|------------------------|------|
| SYMBOL                               | PARAMETER                                                 | WAVEFORM | Vcc        | $_{2}$ = 3.3V $\pm$ 0 | .3V        | V <sub>CC</sub> = 2.7V | UNIT |
|                                      |                                                           |          | MIN        | TYP <sup>1</sup>      | MAX        | MAX                    |      |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An or Bn to Yn<br>(other input Low)  | 1        | 1.0<br>1.0 | 3.0<br>3.5            | 4.2<br>5.1 | 5.3<br>5.6             | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An or Bn to Yn<br>(other input High) | 2        | 1.0<br>1.0 | 3.4<br>3.1            | 5.2<br>4.2 | 6.3<br>4.4             | ns   |

1. All typical values are at  $V_{CC}$  = 3.3V and  $T_{amb}$  = 25°C.

1996 Sep 10

### 3.3V Quad 2-input exclusive-OR gate

74LVT86

### **AC WAVEFORMS**

 $V_M = 1.5V$ ,  $V_{IN} = GND$  to 2.7V



Waveform 1. Propagation Delay for Non-Inverting Outputs



Waveform 2. Propagation Delay for Inverting Outputs

### **TEST CIRCUIT AND WAVEFORMS**



### **DEFINITIONS**

R<sub>L</sub> = Load resistor; see AC CHARACTERISTICS for value.

 $\begin{aligned} C_L = & \text{Load capacitance includes jig and probe capacitance;} \\ & \text{see AC CHARACTERISTICS for value.} \end{aligned}$ 

 $R_T$  = Termination resistance should be equal to  $Z_{OUT}$  of pulse generators.

| FAMILY | IN        | INPUT PULSE REQUIREMENTS |                |                |                |  |  |  |  |  |
|--------|-----------|--------------------------|----------------|----------------|----------------|--|--|--|--|--|
| FAMILI | Amplitude | Rep. Rate                | t <sub>W</sub> | t <sub>R</sub> | t <sub>F</sub> |  |  |  |  |  |
| 74LVT  | 2.7V      | ≤10MHz                   | 500ns          | ≤2.5ns         | ≤2.5ns         |  |  |  |  |  |

SV00022

### 3.3V Quad 2-input exclusive-OR gate

74LVT86

### SO14: plastic small outline package; 14 leads; body width 3.9 mm

SOT108-1



| UNIT   | A<br>max | 4,                   | Az            | 43   | P <sup>D</sup> | ė              | on)          | €III         | •     | HE           | ١     | Lp         | Ģ              | >    | 4    | y     | <b>Z</b> (0) | 11 |
|--------|----------|----------------------|---------------|------|----------------|----------------|--------------|--------------|-------|--------------|-------|------------|----------------|------|------|-------|--------------|----|
| mm     | 1.75     | 0. <b>25</b><br>0.10 | 145<br>125    | 0.25 | 0.45<br>0.00   | 0.25<br>0.19   | 8.75<br>8.50 | 4.0<br>3.0   | 1 27  | 52<br>58     | į.    | 1.0<br>U,a | 0.7<br>0.6     | 0 25 | 0.25 | ٥٠    | 07<br>00     | B° |
| inches | 0.069    | 000048<br>000039     | 0+67<br>0 049 | 0.61 | 0.018          | 00049<br>00075 | 0%6<br>034   | 0 16<br>0 15 | 0.050 | 0.23<br>0.23 | 0.041 |            | 0.028<br>0.024 | 0 01 | 0.01 | 0 994 | 0+29<br>0012 | 05 |

### Note

1. Hastic or matel profusions of 0.15 mm maximum per side are not included

|   | OUTLINE  |         | REFER    | IENCES | EUROPEAN   | IBBUE DATE                      |  |
|---|----------|---------|----------|--------|------------|---------------------------------|--|
| L | YERSION  | IEC     | 1EDE¢    | El71   | PROJECTION | IBBUE DATE                      |  |
|   | 50T108-1 | 076E06S | M5-012AB |        | <b>@</b>   | <del>91 08 19</del><br>95-01-29 |  |

### 3.3V Quad 2-input exclusive-OR gate

74LVT86

### SSOP14: plastic shrink small outline package; 14 leads; body width 5.3 mm

SOT337-1



### Mari

mm

20

1. Plastic or metal picturations of 0.75 mm maximum per side are not included

0.25

o be

0.20

64

54

180

|  | OUTLINE  |     | REFER    | IENÇEŞ | EUROPEAN   | IBBUE DATE                       |
|--|----------|-----|----------|--------|------------|----------------------------------|
|  | VERBION  | IEC | 1EDE¢    | EITJ   | PROJECTION | IBBUEDATE                        |
|  | GOT007-1 |     | МО-тооАБ |        | ₩          | <del>-95 82 94</del><br>96-01-19 |

0.65

1.02

125

02

0.12

### 3.3V Quad 2-input exclusive-OR gate

74LVT86

TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm

SOT402-1



### DIMENSIONS (mm are the original dimensional

|      | -44 0.   | ,            | 41.4           | 141 4-1        | +14-1          | <b>T</b> |            |             |      |                |     |                |            |    |      |     |              |          |  |
|------|----------|--------------|----------------|----------------|----------------|----------|------------|-------------|------|----------------|-----|----------------|------------|----|------|-----|--------------|----------|--|
| UNIT | A<br>Max | 4,           | A <sub>2</sub> | A <sub>3</sub> | b <sub>p</sub> | ٠        | ויום       | <b>€</b> 21 | •    | H <sub>e</sub> | L   | L <sub>P</sub> | a          | ٧  | w    | ¥   | <b>Z</b> (0) | "        |  |
| mm   | 1 10     | 0.15<br>0.05 | 0.03<br>0.80   | 0.25           | 0.00<br>0.19   | 07       | 5.1<br>4.9 | 4.5<br>4.3  | 0.65 | 66<br>02       | 1.0 | 0.75<br>0.59   | 0.4<br>0.3 | 02 | 0 13 | 0.1 | 0.72<br>0.38 | es<br>os |  |

### Notes

- 1. Plastic or metal profitusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead provusions of 0.25 mm maximum per side are not included

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |            |                                   |  |
|----------|-----|--------|----------|------------|------------|-----------------------------------|--|
| VERBION  | IEC | JEDEC  | EIT1     |            | PROJECTION | ISSUE DATE                        |  |
| SQT402-1 |     | MO-150 |          |            | €∃\$       | <del>- 94 07 12</del><br>95-14-04 |  |

### 3.3V Quad 2-input exclusive-OR gate

74LVT86

### **NOTES**



### 3.3V Quad 2-input exclusive-OR gate

74LVT86



| DEFINITIONS               |                        |                                                                                                                                                                                                                                                          |  |  |  |  |  |
|---------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Data Sheet Identification | Product Status         | Definition                                                                                                                                                                                                                                               |  |  |  |  |  |
| Objective Specification   | Formative or in Design | This data sheet contains the design target or goal specifications for product development. Specifications may change in any manner without notice.                                                                                                       |  |  |  |  |  |
| Preliminary Specification | Preproduction Product  | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philip Semiconductors reserves the right to make changes at any time without notice in order to improve desig and supply the best possible product. |  |  |  |  |  |
| Product Specification     | Full Production        | This data sheet contains Final Specifications. Philips Semiconductors reserves the right to make changes at any time without notice, in order to improve design and supply the best possible product.                                                    |  |  |  |  |  |

Philips Semiconductors and Philips Electronics North America Corporation reserve the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### LIFE SUPPORT APPLICATIONS

Philips Semiconductors and Philips Electronics North America Corporation Products are not designed for use in life support appliances, devices, or systems where malfunction of a Philips Semiconductors and Philips Electronics North America Corporation Product can reasonably be expected to result in a personal injury. Philips Semiconductors and Philips Electronics North America Corporation customers using or selling Philips Semiconductors and Philips Electronics North America Corporation Products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors and Philips Electronics North America Corporation for any damages resulting from such improper use or sale.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 Philips Semiconductors and Philips Electronics North America Corporation register eligible circuits under the Semiconductor Chip Protection Act.

© Copyright Philips Electronics North America Corporation 1996

All rights reserved. Printed in U.S.A.