

Data sheet acquired from Harris Semiconductor

February 1998 - Revised September 2003

# CD54HC03, CD74HC03, CD54HCT03

# High-Speed CMOS Logic Quad 2-Input NAND Gate with Open Drain

#### **Features**

- · Buffered Inputs
- Typical Propagation Delay: 8ns at  $V_{CC} = 5V$ ,  $C_L = 15pF$ ,  $T_A = 25^{\circ}C$
- Output Pull-up to 10V
- Fanout (Over Temperature Range)
  - Standard Outputs...... 10 LSTTL Loads
  - Bus Driver Outputs ...... 15 LSTTL Loads
- Wide Operating Temperature Range ... -55°C to 125°C
- Balanced Propagation Delay and Transition Times
- Significant Power Reduction Compared to LSTTL Logic ICs
- HC Types
  - 2V to 6V Operation
  - High Noise Immunity: N<sub>IL</sub> = 30%, N<sub>IH</sub> = 30% of V<sub>CC</sub> at V<sub>CC</sub> = 5V
- HCT Types
  - 4.5V to 5.5V Operation
  - Direct LSTTL Input Logic Compatibility,
     V<sub>IL</sub>= 0.8V (Max), V<sub>IH</sub> = 2V (Min)
  - CMOS Input Compatibility, I<sub>I</sub>  $\leq$  1 $\mu$ A at V<sub>OL</sub>, V<sub>OH</sub>

#### Description

The 'HC03 and 'HCT03 logic gates utilize silicon gate CMOS technology to achieve operating speeds similar to LSTTL gates with the low power consumption of standard CMOS integrated circuits. All devices have the ability to drive 10 LSTTL loads. The HCT logic family is functionally as well as pin compatible with the standard LS logic family.

These open drain NAND gates can drive into resistive loads to output voltages as high as 10V. Minimum values of  $R_L$  required versus load voltage are shown in Figure 2.

#### **Ordering Information**

| PART NUMBER  | TEMP. RANGE<br>(°C) | PACKAGE      |
|--------------|---------------------|--------------|
| CD54HC03F3A  | -55 to 125          | 14 Ld CERDIP |
| CD54HCT03F3A | -55 to 125          | 14 Ld CERDIP |
| CD74HC03E    | -55 to 125          | 14 Ld PDIP   |
| CD74HC03M    | -55 to 125          | 14 Ld SOIC   |
| CD74HC03MT   | -55 to 125          | 14 Ld SOIC   |
| CD74HC03M96  | -55 to 125          | 14 Ld SOIC   |
| CD74HCT03E   | -55 to 125          | 14 Ld PDIP   |
| CD74HCT03M   | -55 to 125          | 14 Ld SOIC   |
| CD74HCT03MT  | -55 to 125          | 14 Ld SOIC   |
| CD74HCT03M96 | -55 to 125          | 14 Ld SOIC   |

NOTE: When ordering, use the entire part number. The suffix 96 denotes tape and reel. The suffix T denotes a small-quantity reel of 250.

#### **Pinout**

CD54HC03, CD54HCT03 (CERDIP) CD74HC03, CD74HCT03 (PDIP, SOIC) TOP VIEW



# CD54HC03, CD74HC03, CD54HCT03, CD74HCT03

# Functional Diagram



#### TRUTH TABLE

| Α | В | 3          | -8-        |
|---|---|------------|------------|
| L | L | Z (Note 1) | H (Note 2) |
| Н | L | Z (Note 1) | H (Note 2) |
| L | Н | Z (Note 1) | H (Note 2) |
| Н | H | L          | L          |

#### NOTES:

- 1. Without pull-up (high impedance)
- 2. Requires pull-up (R  $_{L}$  to  $V_{L})$

# Logic Symbol



#### CD54HC03, CD74HC03, CD54HCT, CD74HCT03

#### **Absolute Maximum Ratings Thermal Information** $\theta_{JA}$ (°C/W) DC Supply Voltage, VCC $\,$ -0.5V to 7V $\,$ Thermal Resistance (Typical, Note 3) DC Input Diode Current, I<sub>IK</sub> M (SOIC) Package......86 DC Output Diode Current, IOK Maximum Junction Temperature (Hermetic Package or Die) . . . 175°C For $V_O < -0.5V$ or $V_O > V_{CC}^{-1} + 0.5V$ ...... $\pm 20$ mA Maximum Junction Temperature (Plastic Package) . . . . . . . . 150°C DC Output Source or Sink Current per Output Pin, IO Maximum Storage Temperature Range .....-65°C to 150°C For $V_O > -0.5V$ or $V_O < V_{CC} + 0.5V$ ......±25mA Maximum Lead Temperature (Soldering 10s).....300°C DC Drain Current, per Output, IO (SOIC - Lead Tips Only) For -0.5V < V<sub>O</sub> . . . . . . -25mA **Operating Conditions** Temperature Range (T<sub>A</sub>) .....-55°C to 125°C Supply Voltage Range, V<sub>CC</sub> HC Types ......2V to 6V Input Rise and Fall Time 4.5V...... 500ns (Max)

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE

3. The package thermal impedance is calculated in accordance with JESD 51-7.

#### **DC Electrical Specifications**

|                             |                 |                           | ST                  | 1/                  |      | 25°C |      | -40°C T | O 85°C | -55 <sup>0</sup> C T | O 125°C |       |
|-----------------------------|-----------------|---------------------------|---------------------|---------------------|------|------|------|---------|--------|----------------------|---------|-------|
| PARAMETER                   | SYMBOL          | V <sub>I</sub> (V)        | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN  | TYP  | MAX  | MIN     | MAX    | MIN                  | MAX     | UNITS |
| HC TYPES                    |                 | 1                         |                     |                     |      |      |      |         |        | -                    |         |       |
| High Level Input            | VIH             |                           | -                   | 2                   | 1.5  | -    | -    | 1.5     | -      | 1.5                  | -       | V     |
| Voltage                     |                 |                           | i                   | 4.5                 | 3.15 | -    | -    | 3.15    | -      | 3.15                 | -       | V     |
|                             |                 |                           |                     | 6                   | 4.2  | -    | -    | 4.2     | -      | 4.2                  | -       | V     |
| Low Level Input             | V <sub>IL</sub> | -                         | -                   | 2                   | -    | -    | 0.5  | -       | 0.5    | -                    | 0.5     | V     |
| Voltage                     |                 |                           |                     | 4.5                 | -    | ı    | 1.35 | -       | 1.35   | -                    | 1.35    | V     |
|                             |                 |                           |                     | 6                   | -    | i    | 1.8  | -       | 1.8    | -                    | 1.8     | V     |
| Low Level Output            | V <sub>OL</sub> | V <sub>IH</sub> or        | 0.02                | 2                   | -    | -    | 0.1  | -       | 0.1    | -                    | 0.1     | V     |
| Voltage<br>CMOS Loads       |                 | V <sub>IL</sub>           | 0.02                | 4.5                 | -    | ı    | 0.1  | -       | 0.1    | -                    | 0.1     | V     |
|                             |                 |                           | 0.02                | 6                   | -    | -    | 0.1  | -       | 0.1    | -                    | 0.1     | V     |
| Low Level Output            |                 |                           | -                   | -                   | -    | -    | -    | -       | -      | -                    | -       | V     |
| Voltage<br>TTL Loads        |                 |                           | 4                   | 4.5                 | -    | i    | 0.26 | -       | 0.33   | -                    | 0.4     | V     |
|                             |                 |                           | 5.2                 | 6                   | -    | ı    | 0.26 | -       | 0.33   | -                    | 0.4     | V     |
| Input Leakage<br>Current    | lı              | V <sub>CC</sub> or<br>GND | -                   | 6                   | -    | -    | ±0.1 | -       | ±1     | -                    | ±1      | μА    |
| Quiescent Device<br>Current | Icc             | V <sub>CC</sub> or<br>GND | 0                   | 6                   | -    | -    | 2    | -       | 20     | -                    | 40      | μА    |
| HCT TYPES                   |                 |                           | •                   | •                   |      |      |      |         | •      |                      | •       |       |
| High Level Input<br>Voltage | V <sub>IH</sub> | -                         | -                   | 4.5 to<br>5.5       | 2    | -    | -    | 2       | -      | 2                    | -       | V     |
| Low Level Input<br>Voltage  | V <sub>IL</sub> | -                         | -                   | 4.5 to<br>5.5       | -    | -    | 0.8  | -       | 0.8    | -                    | 0.8     | V     |

### CD54HC03, CD74HC03, CD54HCT03, CD74HCT03

### DC Electrical Specifications (Continued)

|                                                                      |                              |                                       | ST<br>ITIONS        |                     |     | 25°C |      | -40°C T | O 85°C | -55°C T | O 125°C |       |
|----------------------------------------------------------------------|------------------------------|---------------------------------------|---------------------|---------------------|-----|------|------|---------|--------|---------|---------|-------|
| PARAMETER                                                            | SYMBOL                       | V <sub>I</sub> (V)                    | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN | TYP  | MAX  | MIN     | MAX    | MIN     | MAX     | UNITS |
| Low Level Output<br>Voltage CMOS Loads                               | V <sub>OL</sub>              | V <sub>IH</sub> or<br>V <sub>IL</sub> | 0.02                | 4.5                 | -   | -    | 0.1  | -       | 0.1    | -       | 0.1     | V     |
| Low Level Output<br>Voltage<br>TTL Loads                             |                              |                                       | 4                   | 4.5                 | -   | -    | 0.26 | -       | 0.33   | -       | 0.4     | V     |
| Input Leakage<br>Current                                             | l <sub>l</sub>               | V <sub>CC</sub><br>and<br>GND         | -                   | 5.5                 | -   |      | ±0.1 | -       | ±1     | -       | ±1      | μΑ    |
| Quiescent Device<br>Current                                          | Icc                          | V <sub>CC</sub> or<br>GND             | 0                   | 5.5                 | -   | -    | 2    | -       | 20     | -       | 40      | μА    |
| Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load | ΔI <sub>CC</sub><br>(Note 4) | V <sub>CC</sub><br>- 2.1              | -                   | 4.5 to<br>5.5       | -   | 100  | 360  | -<br>-  | 450    | -       | 490     | μΑ    |

#### NOTE:

#### **HCT Input Loading Table**

| NOTE: 4. For dual-supply systems the  HCT Input Loading Table                       | oretical worst case (V <sub>I</sub> = 2.4V, V <sub>CC</sub> | = 5.5V) specification is 1.8mA. |
|-------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------|
| INPUT                                                                               | UNIT LOADS                                                  | 2 3                             |
| nA, nB                                                                              | 1                                                           | 132 011                         |
| NOTE: Unit Load is $\Delta I_{CC}$ limit sptions table, e.g., 360 $\mu$ A max at 26 | pecified in DC Electrical Specifica-5°C.                    | .00                             |

#### Switching Specifications Input tp, tf = 6ns

|                                                  | 1                                   | TEST                  | Vcc |     | 25°C |     | -40°C T | O 85°C | -55°C TO 125°C |     |       |
|--------------------------------------------------|-------------------------------------|-----------------------|-----|-----|------|-----|---------|--------|----------------|-----|-------|
| PARAMETER                                        | SYMBOL                              | SYMBOL CONDITIONS     |     | MIN | TYP  | MAX | MIN     | MAX    | MIN            | MAX | UNITS |
| HC TYPES                                         |                                     |                       |     |     |      |     |         |        |                |     |       |
| Propagation Delay,                               | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2   | -   | -    | 100 | -       | 125    | -              | 150 | ns    |
| Input to Output (Figure 1)                       |                                     |                       | 4.5 | -   | -    | 20  | -       | 25     | -              | 30  | ns    |
|                                                  |                                     |                       | 6   | -   | -    | 17  | -       | 21     | -              | 26  | ns    |
| Propagation Delay, Data Input to Output Y        | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 15pF | 5   | -   | 8    | -   | -       | -      | -              | -   | ns    |
| Transition Times (Figure 1)                      | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 2   | -   | -    | 75  | -       | 95     | 18             | 110 | ns    |
|                                                  |                                     |                       | 4.5 | -   | -    | 15  | -       | 19     | -              | 22  | ns    |
|                                                  |                                     |                       | 6   | -   | -    | 13  | -       | 16     | -              | 19  | ns    |
| Input Capacitance                                | C <sub>I</sub>                      | =                     | -   | -   | -    | 10  | -       | 10     | -              | 10  | pF    |
| Power Dissipation Capacitance (Notes 5, 6)       | C <sub>PD</sub>                     | -                     | 5   | -   | 6.4  | -   | -       | -      | -              | -   | pF    |
| HCT TYPES                                        |                                     |                       |     |     |      |     |         |        |                |     |       |
| Propagation Delay,<br>Input to Output (Figure 1) | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | -   | -    | 24  | -       | 30     | -              | 36  | ns    |
| Propagation Delay, Data Input to<br>Output Y     | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 15pF | 5   | -   | 9    | -   | -       | -      | -              | -   | ns    |
| Transition Times (Figure 1)                      | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 4.5 | -   | -    | 15  | -       | 19     | -              | 22  | ns    |
| Input Capacitance                                | C <sub>I</sub>                      | -                     | -   | -   | -    | 10  | -       | 10     | -              | 10  | pF    |

#### CD54HC03, CD74HC03, CD54HCT03, CD74HCT03

#### Switching Specifications Input $t_r$ , $t_f = 6ns$ (Continued)

|                                            |                 | TEST       | v <sub>cc</sub> |     | 25°C |     | -40°C T | O 85°C | -55°C T | O 125°C |       |
|--------------------------------------------|-----------------|------------|-----------------|-----|------|-----|---------|--------|---------|---------|-------|
| PARAMETER                                  | SYMBOL          | CONDITIONS | (V)             | MIN | TYP  | MAX | MIN     | MAX    | MIN     | MAX     | UNITS |
| Power Dissipation Capacitance (Notes 5, 6) | C <sub>PD</sub> | -          | 5               | -   | 9    | -   | -       | -      | -       | -       | pF    |

#### NOTES:

- 5.  $C_{\mbox{PD}}$  is used to determine the dynamic power consumption, per gate.
- 6.  $P_D = C_{PD} \ V_{CC}^2 \ f_i + \Sigma \ (C_L \ V_{CC}^2 \ f_o) + \Sigma \ (V_L^2/R_L)$  (Duty Factor "Low") where  $f_i$  = input frequency,  $f_o$  = output frequency,  $C_L$  = output load capacitance,  $V_{CC}$  = supply voltage, Duty Factor "Low" = percent of time output is "low",  $V_L$  = output voltage,  $R_L$  = pull-up resistor.

#### Test Circuits and Waveforms



FIGURE 1. TRANSITION TIMES, PROPAGATION DELAY TIMES, AND TEST CIRCUIT



FIGURE 3. HC AND HCU TRANSITION TIMES AND PROPAGA-TION DELAY TIMES, COMBINATION LOGIC



FIGURE 2. MINIMUM RESISTIVE LOAD vs LOAD VOLTAGE



FIGURE 4. HCT TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC





9-Oct-2007

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan (2)            | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------|
| CD54HC03F        | ACTIVE                | CDIP            | J                  | 14   | 1              | TBD                     | A42 SNPB         | N / A for Pkg Type           |
| CD54HC03F3A      | ACTIVE                | CDIP            | J                  | 14   | 1              | TBD                     | A42 SNPB         | N / A for Pkg Type           |
| CD54HCT03F3A     | ACTIVE                | CDIP            | J                  | 14   | 1              | TBD                     | A42 SNPB         | N / A for Pkg Type           |
| CD74HC03E        | ACTIVE                | PDIP            | N                  | 14   | 25             | Pb-Free<br>(RoHS)       | CU NIPDAU        | N / A for Pkg Type           |
| CD74HC03EE4      | ACTIVE                | PDIP            | N                  | 14   | 25             | Pb-Free<br>(RoHS)       | CU NIPDAU        | N / A for Pkg Type           |
| CD74HC03M        | ACTIVE                | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD74HC03M96      | ACTIVE                | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD74HC03M96E4    | ACTIVE                | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD74HC03M96G4    | ACTIVE                | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD74HC03ME4      | ACTIVE                | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD74HC03MG4      | ACTIVE                | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD74HC03MT       | ACTIVE                | SOIC            | D                  | 14   | 250            | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD74HC03MTE4     | ACTIVE                | SOIC            | D                  | 14   | 250            | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD74HC03MTG4     | ACTIVE                | SOIC            | D                  | 14   | 250            | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD74HCT03E       | ACTIVE                | PDIP            | N                  | 14   | 25             | Pb-Free<br>(RoHS)       | CU NIPDAU        | N / A for Pkg Type           |
| CD74HCT03EE4     | ACTIVE                | PDIP            | N                  | 14   | 25             | Pb-Free<br>(RoHS)       | CU NIPDAU        | N / A for Pkg Type           |
| CD74HCT03M       | ACTIVE                | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD74HCT03M96     | ACTIVE                | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD74HCT03M96E4   | ACTIVE                | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD74HCT03M96G4   | ACTIVE                | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD74HCT03ME4     | ACTIVE                | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD74HCT03MG4     | ACTIVE                | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD74HCT03MT      | ACTIVE                | SOIC            | D                  | 14   | 250            | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD74HCT03MTE4    | ACTIVE                | SOIC            | D                  | 14   | 250            | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD74HCT03MTG4    | ACTIVE                | SOIC            | D                  | 14   | 250            | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:



#### PACKAGE OPTION ADDENDUM

9-Oct-2007

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE MATERIALS INFORMATION**

4-Oct-2007

#### TAPE AND REEL BOX INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPES



| Device       | Package | Pins |         | Reel<br>Diameter | Reel<br>Width     | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|---------|------|---------|------------------|-------------------|---------|---------|---------|------------|-----------|------------------|
| CD74HC03M96  | D       | 14   | SITE 41 | (mm)<br>330      | <b>(mm)</b><br>16 | 6.5     | 9.0     | 2.1     | 8          | 16        | Q1               |
| CD74HCT03M96 | D       | 14   | SITE 41 | 330              | 16                | 6.5     | 9.0     | 2.1     | 8          | 16        | Q1               |





4-Oct-2007



| Device       | Package | Pins | Site    | Length (mm) | Width (mm) | Height (mm) |
|--------------|---------|------|---------|-------------|------------|-------------|
| CD74HC03M96  | D i     | 14   | SITE 41 | 346.0       | 346.0      | 33.0        |
| CD74HCT03M96 | D       | 14   | SITE 41 | 346.0       | 346.0      | 33.0        |



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



# D (R-PDSO-G14)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.
- Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.

  E. Reference JEDEC MS-012 variation AB.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products              |                        | Applications       |                           |
|-----------------------|------------------------|--------------------|---------------------------|
| Amplifiers            | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters       | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                   | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface             | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic                 | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt            | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers      | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                  | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| Low Power<br>Wireless | www.ti.com/lpw         | Video & Imaging    | www.ti.com/video          |
|                       |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2007, Texas Instruments Incorporated