

**MOTOROLA** intelligence everywhere<sup>\*\*</sup>

digitaldna

This addendum provides additional information to the *MC68HC908JB8 Technical Data*, Rev. 2 (Motorola document number MC68HC908JB8/D),

## MC68HC08JB8A

Addendum

HC908JB8AD/D Rev. 0, 4/2002

Addendum to MC68HC908JB8 Technical Data

The MC68HC08JB8A is the ROM part equivalent to the MC68HC908JB8. The entire MC68HC908JB8 data book apply to this ROM device, with exceptions outlined in this addendum.

## Table 1. Summary of MC68HC08JB8A and MC68HC908JB8 Differences

|                                                  | MC68HC08JB8A                                                                                             | MC68HC908JB8                                                |
|--------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| Memory (\$DC00–\$FBFF)                           | 8,192 bytes ROM                                                                                          | 8,192 bytes FLASH                                           |
| User vectors (\$FFF0-\$FFFF)                     | 16 bytes ROM                                                                                             | 16 bytes FLASH                                              |
| Registers at \$FE08 and \$FF09                   | Not used;<br>locations are reserved.                                                                     | FLASH related registers.<br>\$FE08 — FLCR<br>\$FF09 — FLBPR |
| Monitor ROM<br>(\$FC00–\$FDFF and \$FE10–\$FFDF) | <ul> <li>\$FC00-\$FDFF: Not used.</li> <li>\$FE10-\$FFDF: Used for<br/>testing purposes only.</li> </ul> | Used for testing and FLASH programming/erasing.             |
| OSC1 and OSC2 pins                               | V <sub>DD</sub> level (5V logic)                                                                         | V <sub>REG</sub> level (3.3V logic)                         |

MCU Block Diagram Figure 1 shows the block diagram of the MC68HC08JB8A.

Memory MapThe MC68HC08JB8A has 8,192 bytes of user ROM from \$DC00 to \$FBFF, and<br/>16 bytes of user ROM vectors from \$FFF0 to \$FFFF. On the MC68HC908JB8,<br/>these memory locations are FLASH memory.

Figure 2 shows the memory map of the MC68HC08JB8A.



HC908JB8AD/D

Figure 1. MC68HC08JB8A Block Diagram

For More Information On This Product, Go to: www.freescale.com

HC908JB8AD/D MC68HC08JB8A

| \$0000       | I/O Registers                                     |
|--------------|---------------------------------------------------|
| ↓<br>\$003E  | 64 Bytes                                          |
| \$0040       |                                                   |
| Ļ            | RAM<br>256 Putco                                  |
| \$013F       | 250 Bytes                                         |
| \$0140       | Unimplemented                                     |
| ↓<br>\$DBFF  | 56,000 Bytes                                      |
| \$DC00       |                                                   |
| $\downarrow$ | ROM<br>8 102 Butoc                                |
| \$FBFF       | 0, 192 Dyles                                      |
| \$FC00       | Unimplemented                                     |
| ↓<br>\$FDFF  | 512 Bytes                                         |
| \$FE00       | Break Status Register (BSR)                       |
| \$FE01       | Reset Status Register (RSR)                       |
| \$FE02       | Reserved                                          |
| \$FE03       | Break Flag Control Register (BFCR)                |
| \$FE04       | In <mark>terrupt Sta</mark> tus Register 1 (INT1) |
| \$FE05       | Reserved                                          |
| \$FE06       | Reserved                                          |
| \$FE07       | Reserved                                          |
| \$FE08       | Reserved                                          |
| \$FE09       | Reserved                                          |
| \$FE0A       | Reserved                                          |
| \$FE0B       | Reserved                                          |
| \$FE0C       | Break Address High Register (BRKH)                |
| \$FE0D       | Break Address Low Register (BRKL)                 |
| \$FE0E       | Break Status and Control Register (BRKSCR)        |
| \$FE0F       | Reserved                                          |
| \$FE10       | Monitor ROM                                       |
| ↓<br>\$FFDF  | 464 Bytes                                         |
| \$FFE0       |                                                   |
| $\downarrow$ | Reserved                                          |
| \$FFEF       |                                                   |
| \$FFF0       | ROM Vectors                                       |
| ↓<br>\$FFFF  | 16 Bytes                                          |
| ····         |                                                   |

### Figure 2. MC68HC08JB8A Memory Map

## HC908JB8AD/D

| Reserved Registers           | The two registers at \$FE08 and \$FE09 are reserved locations on the MC68HC08JB8A.                                         |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------|
|                              | On the MC68HC908JB8, these two locations are the FLASH control register and the FLASH block protect register respectively. |
| Monitor ROM                  | The monitor program (monitor ROM: \$FE10–\$FFDF) on the MC68HC08JB8A is for device testing only. \$FC00–\$FDFF are unused. |
| Electrical<br>Specifications | Electrical specifications for the MC68HC908JB8 apply to the MC68HC08JB8A, except for the parameters indicated below.       |

DC Electrical Characteristics

| the start and                                                                                                                                                                                                                                                |                  |                                             |                                                  |                                             |                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------|--------------------------------------------------|---------------------------------------------|----------------------|
| Characteristic <sup>(1)</sup>                                                                                                                                                                                                                                | Symbol           | Min                                         | Тур <sup>(2)</sup>                               | Max                                         | Unit                 |
| Regulator output voltage                                                                                                                                                                                                                                     | V <sub>REG</sub> | 3.0                                         | 3.3                                              | 3.6                                         | V                    |
| Output high voltage (I <sub>Load</sub> = -2.0 mA)<br>PTA0-PTA7, PTB0-PTB7, PTC0-PTC7,<br>PTE0-PTE2                                                                                                                                                           | V <sub>OH</sub>  | V <sub>REG</sub> -0.8                       | _                                                | _                                           | V                    |
| Output low voltage<br>(I <sub>Load</sub> = 1.6 mA) All I/O pins<br>(I <sub>Load</sub> = 25 mA) PTD0–PTD1 in ILDD mode<br>(I <sub>Load</sub> = 10 mA) PTE3–PTE4 with USB disabled                                                                             | V <sub>OL</sub>  |                                             |                                                  | 0.4<br>0.5<br>0.4                           | V                    |
| Input high voltage<br>All ports, OSC1<br>IRQ, RST                                                                                                                                                                                                            | V <sub>IH</sub>  | $0.7 \times V_{REG}$<br>$0.7 \times V_{DD}$ |                                                  | V <sub>REG</sub><br>V <sub>DD</sub>         | V                    |
| Input low voltage<br>All ports, OSC1<br>IRQ, RST                                                                                                                                                                                                             | V <sub>IL</sub>  | V <sub>SS</sub><br>V <sub>SS</sub>          |                                                  | $0.3 \times V_{REG}$<br>$0.3 \times V_{DD}$ | V                    |
| Output low current (V <sub>OL</sub> = 2.0 V)<br>PTD2–PTD5 in LDD mode                                                                                                                                                                                        | I <sub>OL</sub>  | 12 (17)                                     | 17 (22)                                          | 22 (27)                                     | mA                   |
| $V_{DD}$ supply current, $V_{DD}$ = 5.25 V, $f_{OP}$ = 3MHz<br>Run, with low speed USB <sup>(3)</sup><br>Run, with USB suspended <sup>(3)</sup><br>Wait, with low speed USB <sup>(4)</sup><br>Wait, with USB suspended <sup>(4)</sup><br>Stop <sup>(5)</sup> | I <sub>DD</sub>  | <br><br>                                    | 6.0 (5.0)<br>5.5 (4.5)<br>4.0 (3.0)<br>3.0 (2.5) | 7.5<br>6.5<br>5.0<br>4.0                    | mA<br>mA<br>mA<br>mA |

Table 2. DC Electrical Characteristics

HC908JB8AD/D MC68HC08JB8A

| Characteristic <sup>(1)</sup>                                                                                                           | Symbol                              | Min                 | Тур <sup>(2)</sup> | Max                      | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|---------------------|--------------------|--------------------------|------|
| I/O ports Hi-Z leakage current                                                                                                          | IIL                                 | —                   | —                  | ± 10                     | μA   |
| Input current                                                                                                                           | I <sub>IN</sub>                     | —                   | —                  | ± 1                      | μA   |
| Capacitance<br>Ports (as input or output)                                                                                               | C <sub>Out</sub><br>C <sub>In</sub> | _                   | _                  | 12<br>8                  | pF   |
| POR re-arm voltage <sup>(6)</sup>                                                                                                       | V <sub>POR</sub>                    | 0                   | —                  | 100                      | mV   |
| POR rise-time ramp rate <sup>(7)</sup>                                                                                                  | R <sub>POR</sub>                    | 0.035               | —                  | _                        | V/ms |
| Monitor mode entry voltage                                                                                                              | $V_{DD} + V_{HI}$                   | $1.4 \times V_{DD}$ |                    | $2 \times V_{DD}$        | V    |
| Pullup resistors<br>Port A, port B, port C, PTE0–PTE2, RST, IRQ<br>PTE3–PTE4 (with USB module disabled)<br>D– (with USB module enabled) | R <sub>PU</sub>                     | 25<br>4<br>1.2      | 40<br>5<br>1.5     | 55<br>6<br>2.0           | kΩ   |
| LVI reset                                                                                                                               | V <sub>LVR</sub>                    | 2.8 (2.4)           | 3.3 (2.7)          | 3.8 (3.0) <sup>(8)</sup> | V    |

### **Table 2. DC Electrical Characteristics**

1.  $V_{DD}$  = 4.0 to 5.5 Vdc,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ , unless otherwise noted.

2. Typical values reflect average measurements at midpoint of voltage range, 25 °C only.

3. Run (operating)  $I_{DD}$  measured using external square wave clock source ( $f_{XCLK} = 6$  MHz). All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs.  $C_L = 20$  pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects run  $I_{DD}$ . Measured with all modules enabled.

4. Wait I<sub>DD</sub> measured using external square wave clock source (f<sub>XCLK</sub> = 6 MHz); all inputs 0.2 V from rail; no dc loads; less than 100 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2; 15 kΩ ± 5% termination resistors on D+ and D– pins; all ports configured as inputs; OSC2 capacitance linearly affects wait I<sub>DD</sub>

5. STOP I<sub>DD</sub> measured with USB in suspend mode; OSC1 grounded; transceiver pullup resistor of 1.5 k $\Omega \pm$  5% between V<sub>REG</sub> and D– pins and 15 k $\Omega \pm$  5% termination resistor on D+ pin; no port pins sourcing current.

6. Maximum is highest voltage that POR is guaranteed.

7. If minimum V<sub>REG</sub> is not reached before the internal POR reset is released, RST must be driven low externally until minimum V<sub>REG</sub> is reached.

8. The numbers in parenthesis are MC68HC08JB8 (non-A part) values.

### Memory

Characteristics

### **Table 3. Memory Characteristics**

| Characteristic             | Symbol           | Min | Max | Unit |
|----------------------------|------------------|-----|-----|------|
| RAM data retention voltage | V <sub>RDR</sub> | 1.3 | _   | V    |

Notes:

Since MC68HC08JB8A is a ROM device, FLASH memory electrical characteristics do not apply.

## HC908JB8AD/D

### MC68HC08JB8A Order Numbers

These part numbers are generic numbers only. To place an order, ROM code must be submitted to the ROM Processing Center (RPC).

### Table 4. MC68HC08JB8A Order Numbers

| MC order number | Package     | Operating<br>temperature range |
|-----------------|-------------|--------------------------------|
| MC68HC08JB8AJP  | 20-pin PDIP | 0 °C to +70 °C                 |
| MC68HC08JB8AJDW | 20-pin SOIC | 0 °C to +70 °C                 |
| MC68HC08JB8AADW | 28-pin SOIC | 0 °C to +70 °C                 |
| MC68HC08JB8AFB  | 44-pin QFP  | 0 °C to +70 °C                 |

## MC68HC08JB8A and MC68HC08JB8 Differences

The MC68HC08JB8A and MC68HC08JB8 are identical devices, except for the following:

## Table 5. MC68HC08JB8A and MC68HC08JB8 Differences

|                                                | MC68HC08JB8A                                                                                                                 | MC68HC08JB8                         |  |                                           |
|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--|-------------------------------------------|
| OSC1 and OSC2 pins                             | V <sub>DD</sub> level (5V logic)                                                                                             | V <sub>REG</sub> level (3.3V logic) |  |                                           |
| Output low current on PTD2–PTD5<br>in LDD mode | <ul> <li>See Table 2 . DC Electrical Characteristics.</li> <li>The numbers in parenthesis are MC68HC08JB8 values.</li> </ul> |                                     |  |                                           |
| Operating I <sub>DD</sub> currents             |                                                                                                                              |                                     |  | The numbers in parenthesis are MC68HC08JI |
| LVI trip points                                | ]                                                                                                                            |                                     |  |                                           |

HC908JB8AD/D NOTES

### NOTES



MOTOROLA

Addendum to MC68HC908JB8 Technical Data

#### HOW TO REACH US:

#### USA/EUROPE/LOCATIONS NOT LISTED:

Motorola Literature Distribution P.O. Box 5405, Denver, Colorado 80217 1-800-521-6274 or 480-768-2130

#### JAPAN:

Motorola Japan Ltd.; SPS, Technical Information Center 3-20-1, Minami-Azabu Minato-ku, Tokyo 106-8573 Japan 81-3-3440-3569

#### ASIA/PACIFIC:

Motorola Semiconductors H.K. Ltd. Silicon Harbour Centre, 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334

#### HOME PAGE:

http://motorola.com/semiconductors

Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.



Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. digital dna is a trademark of Motorola, Inc. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

© Motorola, Inc. 2003

HC908JB8AD/D Rev. 0 4/2003 For More Information On This Product, Go to: www.freescale.com