SDLS213B - DECEMBER 1983 - REVISED NOVEMBER 2004

- **Dual Versions of Highly Stable SN54121** and SN74121 One Shots
- SN54221 and SN74221 Demonstrate **Electrical and Switching Characteristics** That Are Virtually Identical to the SN54121 and SN74121 One Shots
- Pinout Is Identical to the SN54123, SN74123, SN54LS123, and SN74LS123
- **Overriding Clear Terminates Output Pulse**

| TYPE      | MAXIMUM<br>OUTPUT<br>PULSE<br>LENGTH(S) |
|-----------|-----------------------------------------|
| SN54221   | 21                                      |
| SN74221   | 28                                      |
| SN54LS221 | 49                                      |
| SN74LS221 | 70                                      |

#### description/ordering information

The '221 and 'LS221 devices are dual multivibrators with performance characteristics virtually identical to those of the '121 devices. Each multivibrator features a negative-transitiontriggered input and a positive-transition-triggered input, either of which can be used as an inhibit input.

**SN54221, SN54LS221...J PACKAGE** SN74221 ... N PACKAGE SN74LS221 . . . D, DB, N, OR NS PACKAGE (TOP VIEW)



SN54LS221 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

#### ORDERING INFORMATION

| TA             | PACKAGI   | ʆ             | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|-----------|---------------|--------------------------|---------------------|
|                | DDID N    | T. b.         | SN74221N                 | SN74221N            |
|                | PDIP – N  | Tube          | SN74LS221N               | SN74LS221N          |
| 200 1 7000     | 0010 D    | Tube          | SN74LS221D               | 1.0004              |
| 0°C to 70°C    | SOIC - D  | Tape and reel | SN74LS221DR              | LS221               |
|                | SOP - NS  | Tape and reel | SN74LS221NSR             | 74LS221             |
|                | SSOP – DB | Tape and reel | SN74LS221DBR             | LS221               |
|                | ODID I    | T. b.         | SNJ54221J                | SNJ54221J           |
| –55°C to 125°C | CDIP – J  | Tube          | SNJ54LS221J              | SNJ54LS221J         |
|                | LCCC - FK | Tube          | SNJ54LS221FK             | SNJ54LS221FK        |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of



Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SDLS213B - DECEMBER 1983 - REVISED NOVEMBER 2004

#### description/ordering information (continued)

Pulse triggering occurs at a particular voltage level and is not directly related to the transition time of the input pulse. Schmitt-trigger input circuitry (TTL hysteresis) for B input allows jitter-free triggering from inputs with transition at rates as slow as 1 V/s, providing the circuit with excellent noise immunity, typically of 1.2 V. A high immunity to V<sub>CC</sub> noise, typically of 1.5 V, also is provided by internal latching circuitry.

Once fired, the outputs are independent of further transitions of the A and B inputs and are a function of the timing components, or the output pulses can be terminated by the overriding clear. Input pulses can be of any duration relative to the output pulse. Output pulse length can be varied from 35 ns to the maximum by choosing appropriate timing components. With  $R_{ext} = 2 k\Omega$  and  $C_{ext} = 0$ , an output pulse typically of 30 ns is achieved that can be used as a dc-triggered reset signal. Output rise and fall times are TTL compatible and independent of pulse length. Typical triggering and clearing sequences are shown as a part of the switching characteristics waveforms.

Pulse-width stability is achieved through internal compensation and is virtually independent of V<sub>CC</sub> and temperature. In most applications, pulse stability is limited only by the accuracy of external timing components.

Jitter-free operation is maintained over the full temperature and V<sub>CC</sub> ranges for more than six decades of timing capacitance (10 pF to 10  $\mu$ F) and more than one decade of timing resistance (2 k $\Omega$  to 30 k $\Omega$  for the SN54221,  $2 \text{ k}\Omega$  to 40 k $\Omega$  for the SN74221,  $2 \text{ k}\Omega$  to 70 k $\Omega$  for the SN54LS221, and  $2 \text{ k}\Omega$  to 100 k $\Omega$  for the SN74LS221). Throughout these ranges, pulse width is defined by the relationship:  $t_w(out) = C_{ext}R_{ext}$  In  $2 \approx 0.7$   $C_{ext}R_{ext}$ . In circuits where pulse cutoff is not critical, timing capacitance up to 1000  $\mu F$  and timing resistance as low as 1.4  $k\Omega$ can be used. Also, the range of jitter-free output pulse widths is extended if V<sub>CC</sub> is held to 5 V and free-air temperature is 25°C. Duty cycles as high as 90% are achieved when using maximum recommended R<sub>T</sub>. Higher duty cycles are available if a certain amount of pulse-width jitter is allowed.

The variance in output pulse width from device to device typically is less than ±0.5% for given external timing components. An example of this distribution for the '221 is shown in Figure 3. Variations in output pulse width versus supply voltage and temperature for the '221 are shown in Figures 4 and 5, respectively.

Pin assignments for these devices are identical to those of the SN54123/SN74123 or SN54LS123/SN74LS123 so that the '221 or 'LS221 devices can be substituted for those products in systems not using the retrigger by merely changing the value of Rext and/or Cext; however, the polarity of the capacitor must be changed.

**FUNCTION TABLE** (each monostable multivibrator)

|            | INPUTS       |            | OUTF | UTS |
|------------|--------------|------------|------|-----|
| CLR        | Α            | В          | Q    | Ø   |
| L          | Χ            | Χ          | L    | Н   |
| Х          | Н            | X          | L    | Н   |
| X          | Χ            | L          | L    | Н   |
| Н          | L            | $\uparrow$ | лţ   | ╻†  |
| Н          | $\downarrow$ | Н          | л†   | †   |
| <b>↑</b> ‡ | L            | Н          | л†   | †   |

<sup>†</sup>Pulsed-output patterns are tested during AC switching at 25°C with  $R_{ext} = 2 k\Omega$ , and  $C_{ext} = 80 pF.$ 

<sup>‡</sup> This condition is true only if the output of the latch formed by the two NAND gates has been conditioned to the logic 1 state prior to CLR going high. This latch is conditioned by taking either A high or B low while CLR is inactive (high).



SDLS213B - DECEMBER 1983 - REVISED NOVEMBER 2004

#### timing component connections



NOTE: Due to the internal circuit, the  $R_{ext}/C_{ext}$  terminal never is more positive than the  $C_{ext}$  terminal.



#### schematics of inputs and outputs

#### SN54/74221



#### SN54/74LS221



# SN54221, SN54LS221, SN74221, SN74LS221 **DUAL MONOSTABLE MULTIVIBRATORS**

SDLS213B - DECEMBER 1983 - REVISED NOVEMBER 2004

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                    |             |                  |
|----------------------------------------------------------|-------------|------------------|
| Input voltage range, V <sub>I</sub> (see Note 1): 'LS221 |             | 7 V              |
| '221                                                     |             | 5.5 V            |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2)  | : D package | 73°C/W           |
| •                                                        | DB package  | 82°C/W           |
|                                                          | N package   | 67°C/W           |
|                                                          | NS package  | 64°C/W           |
| Storage temperature range, T <sub>stg</sub>              |             | . −65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions (see Note 3)

|       |                                  |         |     |     | SN54221 |      | 5    | SN74221 |      |      |  |
|-------|----------------------------------|---------|-----|-----|---------|------|------|---------|------|------|--|
|       |                                  |         |     | MIN | NOM     | MAX  | MIN  | NOM     | MAX  | UNIT |  |
| VCC   | Supply voltage                   |         | -   | 4.5 | 5       | 5.5  | 4.75 | 5       | 5.25 | V    |  |
| ІОН   | High-level output current        | d       |     | 4   |         | -800 |      |         | -800 | μΑ   |  |
| loL   | Low-level output current         | 26.     | 2 . | 1   | 12      | 16   |      |         | 16   | mA   |  |
|       | D: (   ( )   ( )                 | B input | _(0 | 1*  |         |      | 1    |         |      | V/s  |  |
| Δv/Δt | Rise or fall of input pulse rate | A input |     | 1*  |         |      | 1    |         |      | V/μs |  |
| TA    | Operating free-air temperature   |         |     | -55 |         | 125  | 0    |         | 70   | °C   |  |

<sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.

NOTE 3: All unused inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

<sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

SDLS213B - DECEMBER 1983 - REVISED NOVEMBER 2004

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                  | DADAMETER                                 |                       | NIDITIONS.               | ,    | SN54221 |      | SN74221 |      |      | UNIT |
|------------------|-------------------------------------------|-----------------------|--------------------------|------|---------|------|---------|------|------|------|
|                  | PARAMETER                                 | TEST CC               | ONDITIONS†               | MIN  | TYP‡    | MAX  | MIN     | TYP‡ | MAX  | UNII |
| V <sub>T+</sub>  | Positive-going threshold voltage, B input | V <sub>CC</sub> = MIN |                          |      | 1.55    | 2*   |         | 1.55 | 2    | V    |
| V <sub>T</sub> - | Negative-going threshold voltage, B input | V <sub>CC</sub> = MIN |                          | 0.8* | 1.35    |      | 0.8     | 1.35 |      | V    |
| ٧IK              |                                           | $V_{CC} = MIN,$       | $I_I = -12 \text{ mA}$   |      |         | -1.5 |         |      | -1.5 | V    |
| VOH              |                                           | $V_{CC} = MIN,$       | $I_{OH} = -800  \mu A$   | 2.4  | 3.4     |      | 2.4     | 3.4  |      | V    |
| VOL              |                                           | $V_{CC} = MIN,$       | $I_{OL} = 16 \text{ mA}$ |      | 0.2     | 0.4  |         | 0.2  | 0.4  | V    |
| II               |                                           | $V_{CC} = MAX,$       | V <sub>I</sub> = 5.5 V   |      |         | 1    |         |      | 1    | mA   |
| 1                | A input                                   | V NAAV                | V: 0.4V                  |      |         | 40   |         |      | 40   | ^    |
| lіН              | CLR, B input                              | $V_{CC} = MAX,$       | V <sub>I</sub> = 2.4 V   |      |         | 80   |         |      | 80   | μΑ   |
| Γ.               | A input                                   | .,                    | V 04V                    |      |         | -1.6 |         |      | -1.6 | 4    |
| IIL              | CLR, B input                              | $V_{CC} = MAX,$       | VI = 0.4 V               |      |         | -3.2 |         |      | -3.2 | mA   |
| los§             |                                           | $V_{CC} = MAX$        |                          | -20  |         | -55  | -18     |      | -55  | mA   |
| laa              | Quiescent                                 | Vaa MAX               |                          |      | 26      | 50*  |         | 26   | 50   | A    |
| Icc              | Triggered                                 | VCC = MAX             |                          | 4    | 46      | 80*  | h       | 46   | 80   | mA   |

<sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.

# timing requirements over recommended ranges of supply voltage and operating free-air temperature

|                  |                             |                                         | SN54 | 1221  | SN74 | 221  |      |
|------------------|-----------------------------|-----------------------------------------|------|-------|------|------|------|
|                  |                             |                                         |      |       | MIN  | MAX  | UNIT |
|                  | Poles desetion              | A or B input                            | 50   |       | 50   |      |      |
| t <sub>W</sub>   | Pulse duration              | CLR                                     | 20   |       | 20   |      | ns   |
| t <sub>su</sub>  | Setup time, inactive-state¶ | CLR                                     | 15   |       | 15   |      | ns   |
| R <sub>ext</sub> | External timing resistance  |                                         | 1.4* | 30*   | 1.4  | 40   | kΩ   |
| C <sub>ext</sub> | External timing capacitance |                                         | 0*   | 1000* | 0    | 1000 | μF   |
|                  | Output duty cycle           | $R_{ext} = 2 k\Omega$                   |      | 67%   |      | 67%  |      |
|                  | Output duty cycle           | R <sub>ext</sub> = MAX R <sub>ext</sub> |      | 90%   |      | 90%  |      |

<sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.



<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>§</sup> Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

 $<sup>\</sup>P$  Inactive-state setup time also is referred to as recovery time.

# switching characteristics V<sub>CC</sub> = 5 V, R<sub>L</sub> = 400 $\Omega$ , T<sub>A</sub> = 25°C (see Figures 1 and 2)

| 24244555         | FROM    | то       | <b>TEST 66</b>                                         | NETIONS                               | S                                    | N54221                               |      | S   | N74221 |     |      |    |    |
|------------------|---------|----------|--------------------------------------------------------|---------------------------------------|--------------------------------------|--------------------------------------|------|-----|--------|-----|------|----|----|
| PARAMETER        | (INPUT) | (OUTPUT) | TEST CONDITIONS                                        |                                       | MIN                                  | TYP                                  | MAX  | MIN | TYP    | MAX | UNIT |    |    |
|                  | А       | 0        |                                                        |                                       |                                      | 45                                   | 70   |     | 45     | 70  |      |    |    |
| <sup>t</sup> PLH | В       | Q        | 0 00 - 5                                               | D 010                                 |                                      | 35                                   | 55   |     | 35     | 55  |      |    |    |
|                  | А       | ā        | $C_{\text{ext}} = 80 \text{ pF}, R_{\text{e}}$         | $C_{\text{ext}} = 80 \text{ pr},$     | $C_{\text{ext}} = 80 \text{ pr},$    | $R_{\text{ext}} = 2 \text{ K}\Omega$ |      | 50  | 80     |     | 50   | 80 | ns |
| tPHL             | В       | Q        |                                                        |                                       |                                      | 40                                   | 65   |     | 40     | 65  |      |    |    |
| tPHL             | CLR     | Q        | 0 00 - 5                                               | D 01-0                                |                                      |                                      | 27   |     |        | 27  |      |    |    |
| t <sub>PLH</sub> | CLR     | Q        | $C_{ext} = 80 pF,$                                     | Cext = 60 pr,                         | $R_{\text{ext}} = 2 \text{ K}\Omega$ |                                      |      | 40  |        |     | 40   | ns |    |
|                  |         |          | $C_{ext} = 80 pF,$                                     | $R_{ext} = 2 k\Omega$                 | 70                                   | 110                                  | 150  | 70  | 110    | 150 |      |    |    |
| 4                | A or B  | 0 == 0   | $C_{ext} = 0$ ,                                        | $R_{ext} = 2 k\Omega$                 | 17                                   | 30                                   | 50   | 17  | 30     | 50  | ns   |    |    |
| t <sub>W</sub>   | AOFB    | Q OF Q   | Q or $\overline{Q}$ $C_{\text{ext}} = 100 \text{ pF},$ | $R_{ext} = 10 \text{ k}\Omega$        | 650                                  | 700                                  | 750  | 650 | 700    | 750 |      |    |    |
|                  |         |          | $C_{ext} = 1 \mu F$ ,                                  | $R_{\text{ext}} = 10 \text{ k}\Omega$ | 6.5*                                 | 7                                    | 7.5* | 6.5 | 7      | 7.5 | ms   |    |    |

<sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.

#### recommended operating conditions (see Note 4)

|       |                                  |            |   |         | SI   | 154LS221 | SI   | SN74LS221 |      |      |  |
|-------|----------------------------------|------------|---|---------|------|----------|------|-----------|------|------|--|
|       |                                  |            |   | a       | MIN  | NOM MAX  | MIN  | NOM       | MAX  | UNIT |  |
| VCC   | Supply voltage                   |            |   | 26      | 4.5  | 5 5.5    | 4.75 | 5         | 5.25 | V    |  |
| ІОН   | High-level output current        |            | 1 | 130     | 0/2. | -400     |      |           | -400 | μΑ   |  |
| loL   | Low-level output current         |            |   |         |      | 4        |      |           | 8    | mA   |  |
|       | Si (II (i ) )                    | 11         |   | B input | 1*   |          | 1    |           |      | V/s  |  |
| Δv/Δt | Rise or fall of input pulse rate | $I \cap I$ |   | A input | 1*   |          | 1    |           |      | V/μs |  |
| TA    | Operating free-air temperature   |            |   |         | -55  | 125      | 0    |           | 70   | °C   |  |

- 4



<sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. NOTE 4: All unused inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                  | DADAMETED                                 |                       | ONDITIONS†             | SI   | N54LS22 | :1   | SI   | N74LS22 | 1    | LINUT |
|------------------|-------------------------------------------|-----------------------|------------------------|------|---------|------|------|---------|------|-------|
|                  | PARAMETER                                 | TEST CC               | MIN                    | TYP‡ | MAX     | MIN  | TYP‡ | MAX     | UNIT |       |
| V <sub>T+</sub>  | Positive-going threshold voltage, B input | V <sub>CC</sub> = MIN |                        |      | 1       | 2*   |      | 1       | 2    | ٧     |
| V <sub>T</sub> – | Negative-going threshold voltage, B input | V <sub>CC</sub> = MIN |                        | 0.7* | 0.9     |      | 0.8  | 0.9     |      | V     |
| VIK              |                                           | $V_{CC} = MIN,$       | $I_I = -18 \text{ mA}$ |      |         | -1.5 |      |         | -1.5 | V     |
| VOH              |                                           | $V_{CC} = MIN,$       | $I_{OH} = -400  \mu A$ | 2.5  | 3.4     |      | 2.7  | 3.4     |      | V     |
| V                |                                           | \/ BAINI              | I <sub>OL</sub> = 4 mA |      | 0.25    | 0.4  |      | 0.25    | 0.4  | V     |
| VOL              |                                           | $V_{CC} = MIN$        | I <sub>OL</sub> = 8 mA |      |         |      |      | 0.35    | 0.5  | V     |
| II               |                                           | $V_{CC} = MAX$ ,      | V <sub>I</sub> = 7 V   |      |         | 0.1  |      |         | 0.1  | mA    |
| lн               |                                           | $V_{CC} = MAX$ ,      | V <sub>I</sub> = 2.7 V |      |         | 20   |      |         | 20   | μΑ    |
|                  | A input                                   | .,                    |                        |      |         | -0.4 |      |         | -0.4 |       |
| 1IL              | CLR, B input                              | $V_{CC} = MAX$ ,      | $V_I = 0.4 V$          |      |         | -0.8 |      |         | -0.8 | mA    |
| los§             |                                           | $V_{CC} = MAX$        |                        | -20  | 2       | -100 | -20  |         | -100 | mA    |
| loo              | Quiescent                                 | Voo – MAY             |                        | -    | 4.7     | 11   |      | 4.7     | 11   | m ^   |
| ICC              | Triggered                                 | VCC = MAX             |                        | 4    | 19      | 27*  |      | 19      | 27   | mA    |

<sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.

#### timing requirements over recommended ranges of supply voltage and operating free-air temperature

|                  |                             |                                       | SN54L | S221  | SN74L | S221 |      |
|------------------|-----------------------------|---------------------------------------|-------|-------|-------|------|------|
|                  |                             |                                       | MIN   | MAX   | MIN   | MAX  | UNIT |
|                  | Dules direction             | A or B                                | 50    |       | 50    |      |      |
| t <sub>W</sub>   | Pulse duration              | CLR                                   | 40    |       | 40    |      | ns   |
| t <sub>su</sub>  | Setup time, inactive state¶ | CLR                                   | 15    |       | 15    |      | ns   |
| R <sub>ext</sub> | External timing resistance  |                                       | 1.4*  | 70*   | 1.4   | 100  | kΩ   |
| C <sub>ext</sub> | External timing capacitance |                                       | 0*    | 1000* | 0     | 1000 | μF   |
|                  | Output duty cycle           | $R_T = 2 k\Omega$                     |       | 50%   |       | 50%  |      |
|                  | Output duty cycle           | R <sub>T</sub> = MAX R <sub>ext</sub> |       | 90%   |       | 90%  |      |

<sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.



<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>§</sup> Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

 $<sup>\</sup>P$  Inactive-state setup time also is referred to as recovery time.

# switching characteristics $V_{CC}$ = 5 V, $R_L$ = 2 k $\Omega$ , $T_A$ = 25°C (see Figures 1 and 2)

| DADAMETED        | FROM    | то                           | TEST 00                                                               | NDITIONS                             | SN  | 154LS22 | 1    | SN  | 174LS22 | 1   |      |
|------------------|---------|------------------------------|-----------------------------------------------------------------------|--------------------------------------|-----|---------|------|-----|---------|-----|------|
| PARAMETER        | (INPUT) | (OUTPUT)                     | TEST CONDITIONS                                                       |                                      | MIN | TYP     | MAX  | MIN | TYP     | MAX | UNIT |
| 4                | Α       |                              |                                                                       |                                      |     | 45      | 70   |     | 45      | 70  |      |
| <sup>t</sup> PLH | В       | Q                            | 00.5                                                                  | D 010                                |     | 35      | 55   |     | 35      | 55  |      |
|                  | А       | Q                            | $C_{\text{ext}} = 80 \text{ pF},  R_{\text{ext}} = 2 \text{ k}\Omega$ |                                      |     | 50      | 80   |     | 50      | 80  | ns   |
| <sup>t</sup> PHL | В       | Q                            |                                                                       |                                      |     | 40      | 65   |     | 40      | 65  |      |
| t <sub>PHL</sub> | CLR     | Q                            | 0 00 - 5                                                              | D 01-0                               |     | 35      | 55   |     | 35      | 55  |      |
| t <sub>PLH</sub> | CLK     | Q                            | $C_{ext} = 80 pF,$                                                    | $R_{\text{ext}} = 2 \text{ K}\Omega$ |     | 44      | 65   |     | 44      | 65  | ns   |
|                  |         |                              | $C_{ext} = 80 pF,$                                                    | $R_{ext} = 2 k\Omega$                | 70  | 120     | 150  | 70  | 120     | 150 |      |
|                  | A or D  | Q or $\overline{\mathbb{Q}}$ | $C_{ext} = 0,$ $R_{ext} = 2 k\Omega$                                  |                                      | 20  | 47      | 70   | 20  | 47      | 70  | ns   |
| t <sub>W</sub>   | A or B  | Q OF Q                       | $C_{ext} = 100 \text{ pF},  R_{ext} = 10 \text{ k}\Omega$             | 670                                  | 740 | 810     | 670  | 740 | 810     |     |      |
|                  |         |                              | $C_{ext} = 1 \mu F$ ,                                                 | $R_{ext} = 10 \text{ k}\Omega$       | 6*  | 6.9     | 7.5* | 6   | 6.9     | 7.5 | ms   |

<sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.



SDLS213B - DECEMBER 1983 - REVISED NOVEMBER 2004

# PARAMETER MEASUREMENT INFORMATION в† $\geq 60 \; \text{ns}$ CLR - tPLH - tphL ۷он Q $v_{OL}$ - tPHL — tPLH ۷он Q Vol CONDITION 1: TRIGGER FROM B, THEN CLR в† 0 V ≥ 60 ns CLR ۷он Q $v_{OL}$ CONDITION 2: TRIGGER FROM B, THEN CLR в† $\geq$ 50 ns ▶ t<sub>su</sub> ≥ 0 CLR 0 V **Triggered** ۷он Q $v_{OL}$ **Not Triggered**

† A is low.

Figure 1. Switching Characteristics

CONDITION 3: CLR OVERRIDING B, THEN TRIGGER FROM B



SDLS213B – DECEMBER 1983 – REVISED NOVEMBER 200-

#### PARAMETER MEASUREMENT INFORMATION



CONDITION 4: TRIGGERING FROM POSITIVE TRANSITION OF CLR





**CONDITION 6: TRIGGER FROM A** 

† A is low.

<sup>‡</sup>B and CLR are high.

NOTES: A. Input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O \approx 50\Omega$ ; for SN54/74221,  $t_\Gamma \leq$  7 ns,  $t_f \leq$  7 ns, for SN54/74LS221,  $t_\Gamma \leq$  15 ns,  $t_f \leq$  6 ns.

B. All measurements are made between the 1.5-V points of the indicated transitions for the SN54/74221 or between the 1.3-V points for the SN54/74LS221.

Figure 1. Switching Characteristics (Continued)



SDLS213B - DECEMBER 1983 - REVISED NOVEMBER 2004

#### PARAMETER MEASUREMENT INFORMATION **VCC** Test **Point** $\mathsf{R}_\mathsf{L}$ From Output (see Note B) **Under Test High-Level** $C_L = 15 pF$ Pulse (see Note A) Low-Level Pulse LOAD CIRCUIT FOR **BI-STATE VOLTAGE WAVEFORMS PULSE DURATIONS TOTEM-POLE OUTPUTS** 3 V Input 0 V <sup>t</sup>PHL 3 V Vон Timing Output Input 0 V $v_{OL}$ **tPLH** <sup>t</sup>PHL Data Vон **Out-of-Phase** Input Output VOL **VOLTAGE WAVEFORMS VOLTAGE WAVEFORMS**

NOTES: A. CL includes probe and jig capacitance.

B. All diodes are 1N3064 or equivalent.

SETUP AND HOLD TIMES

- C. In the examples above, the phase relationships between inputs and outputs have been chosen arbitrarily.
- D. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_0 \approx 50~\Omega$  and, for SN54/74221,  $t_r \le 7$  ns,  $t_f \le 7$  ns, for SN54/74LS221,  $t_r \le 15$  ns,  $t_f \le 6$  ns.

PROPAGATION DELAY TIMES

E. All measurements are made between the 1.5-V points of the indicated transitions for the SN54/74221 or between the 1.3-V points for the SN54/74LS221.

Figure 2. Load Circuits and Voltage Waveforms

# SN54221, SN54LS221, SN74221, SN74LS221 **DUAL MONOSTABLE MULTÍVIBRATORS**

## TYPICAL CHARACTERISTICS (SN54/74221 ONLY)†



† Data for temperatures below 0°C and above 70°C, and for supply voltages below 4.75 V and above 5.25 V are applicable for the SN54221 only. NOTE A: These values of resistance exceed the maximum recommended for use over the full military temperature range of the SN54221.







ww.ti.com 28-Feb-2005

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup>               |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|--------------------------------------------|
| 5962-8771101EA   | ACTIVE                | CDIP            | J                  | 16   | 1              | None                    | Call TI          | Level-NC-NC-NC                             |
| 76042012A        | ACTIVE                | LCCC            | FK                 | 20   | 1              | None                    | Call TI          | Level-NC-NC-NC                             |
| 7604201EA        | ACTIVE                | CDIP            | J                  | 16   | 1              | None                    | Call TI          | Level-NC-NC-NC                             |
| 7604201FA        | ACTIVE                | CFP             | W                  | 16   | 1              | None                    | Call TI          | Level-NC-NC-NC                             |
| JM38510/31402B2A | ACTIVE                | LCCC            | FK                 | 20   | 1              | None                    | Call TI          | Level-NC-NC-NC                             |
| JM38510/31402BEA | ACTIVE                | CDIP            | J                  | 16   | 1              | None                    | Call TI          | Level-NC-NC-NC                             |
| JM38510/31402BFA | ACTIVE                | CFP             | W                  | 16   | 1              | None                    | Call TI          | Level-NC-NC-NC                             |
| SN54221J         | ACTIVE                | CDIP            | J                  | 16   | 1              | None                    | Call TI          | Level-NC-NC-NC                             |
| SN54LS221J       | ACTIVE                | CDIP            | J                  | 16   | 1              | None                    | Call TI          | Level-NC-NC-NC                             |
| SN74221N         | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-NC-NC-NC                             |
| SN74LS221D       | ACTIVE                | SOIC            | D                  | 16   | 40             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM |
| SN74LS221DBR     | ACTIVE                | SSOP            | DB                 | 16   | 2000           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM |
| SN74LS221DR      | ACTIVE                | SOIC            | D                  | 16   | 2500           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM |
| SN74LS221N       | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-NC-NC-NC                             |
| SN74LS221N3      | OBSOLETE              | PDIP            | N                  | 16   |                | None                    | Call TI          | Call TI                                    |
| SN74LS221NSR     | ACTIVE                | SO              | NS                 | 16   | 2000           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM |
| SNJ54221J        | ACTIVE                | CDIP            | J                  | 16   | 1              | None                    | Call TI          | Level-NC-NC-NC                             |
| SNJ54LS221FK     | ACTIVE                | LCCC            | FK                 | 20   | 1              | None                    | Call TI          | Level-NC-NC-NC                             |
| SNJ54LS221J      | ACTIVE                | CDIP            | J                  | 16   | 1              | None                    | Call TI          | Level-NC-NC-NC                             |
| SNJ54LS221W      | ACTIVE                | CFP             | W                  | 16   | 1              | None                    | Call TI          | Level-NC-NC-NC                             |

<sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**None:** Not yet available Lead (Pb-Free).

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean "Pb-Free" and in addition, uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above 0.1% of total product weight.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take

<sup>(2)</sup> Eco Plan - May not be currently available - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDECindustry standard classifications, and peak solder temperature.



#### PACKAGE OPTION ADDENDUM

28-Feb-2005

reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- $E. \quad \text{Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.} \\$

# W (R-GDFP-F16)

# CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP1-F16 and JEDEC MO-092AC



#### FK (S-CQCC-N\*\*)

#### LEADLESS CERAMIC CHIP CARRIER

#### **28 TERMINAL SHOWN**



- NOTES: A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. This package can be hermetically sealed with a metal lid.
  - D. The terminals are gold plated.
  - E. Falls within JEDEC MS-004



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.

# D (R-PDSO-G16)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-012 variation AC.



#### **MECHANICAL DATA**

### NS (R-PDSO-G\*\*)

#### 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### DB (R-PDSO-G\*\*)

#### **PLASTIC SMALL-OUTLINE**

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |
|                  |                        |                    |                           |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated