OBSOLETE PRODUCT NO RECOMMENDED REPLACEMENT NO RECOMMENDED REPLACEMENT Call Central Applications 1-800-442-7747 Call Central Applications (harris.com) or email: centapp@harris.com January 1999 File Number 382.5 # Differential/Cascode Amplifier for Commercial and Industrial Equipment from DC to 120MHz The CA3028A is a differential/cascode amplifier designed for use in communications and industrial equipment operating at frequencies from DC to 120MHz. ### **Part Number Information** | PART NUMBER<br>(BRAND) | TEMP.<br>RANGE (°C) | PACKAGE | PKG.<br>NO. | |------------------------|---------------------|----------------------------|-------------| | CA3028A | -55 to 125 | 8 Pin Metal Can | T8.C | | CA3028AE | -55 to 125 | 8 Ld PDIP | E8.3 | | CA3028AM96<br>(3028A) | -55 to 125 | 8 Ld SOIC Tape<br>and Reel | M8.15 | ### **Pinouts** CA3028A (PDIP, SOIC) TOP VIEW CA3028A (METAL CAN) TOP VIEW ### Features - Controlled for Input Offset Voltage, Input Offset Current and Input Bias Current - Balanced Differential Amplifier Configuration with Controlled Constant Current Source - Single-Ended and Dual-Ended Operation # **Applications** - RF and IF Amplifiers (Differential or Cascode) - DC, Audio and Sense Amplifiers - · Converter in the Commercial FM Band - Oscillator - Mixer - Limiter - Related Literature - Application Note AN5337 "Application of the CA3028 Integrated Circuit Amplifier in the HF and VHF Ranges." This note covers characteristics of different operating modes, noise performance, mixer, limiter, and amplifier design considerations ## Schematic Diagram (Terminal Numbers Apply to All Packages) ### CA3028A ### **Operating Conditions** ## **Thermal Information** Temperature Range . . . . . . . . . -55°C to 125°C | Thermal Resistance (Typical, Note 1) | $\theta_{JA}$ (°C/W) | $\theta_{JC}$ ( $C/W$ ) | |-----------------------------------------|----------------------|----------------------------------------| | Metal Can Package | 225 | 140 | | PDIP Package | 155 | N/A | | SOIC Package | | N/A | | Maximum Junction Temperature (Metal Car | | 175 <sup>o</sup> C | | Maximum Junction Temperature (Plastic F | Package) | 150 <sup>o</sup> C | | Maximum Storage Temperature Range | 65 | 5 <sup>o</sup> C to 150 <sup>o</sup> C | | Maximum Lead Temperature (Soldering 1 | 0s) | 300°C | | (SOIC - Lead Tips Only) | | | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. ### NOTE: 1. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. ### **Absolute Maximum Voltage Ratings** $T_A = 25^{\circ}C$ The following chart gives the range of voltages which can be applied to the terminals listed horizontally with respect to the terminals listed vertically. For example, the voltage range of the horizontal Terminal 4 with respect to Terminal 2 is -1V to +5V. | TERM<br>NO. | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | |-------------|---|----------|-----------|----------|----------|----------|----------|----------| | 1 | | 0 to -15 | 0 to -15 | 0 to -15 | +5 to -5 | Note 3 | Note 3 | +20 to 0 | | 2 | | | +5 to -11 | +5 to -1 | +15 to 0 | Note 3 | +15 to 0 | Note 3 | | 3 (Note 2) | | | | +10 to 0 | +15 to 0 | +24 to 0 | +15 to 0 | +24 to 0 | | 4 | | | | | +15 to 0 | Note 3 | Note 3 | Note 3 | | 5 | | | | | 1 | +20 to 0 | Note 3 | Note 3 | | 6 | | | | | )) | | Note 3 | Note 3 | | 7 | | | | | | | | Note 3 | | 8 | | | | | | | | | ## **Absolute Maximum Current Ratings** | TERM<br>NO. | I <sub>IN</sub><br>mA | I <sub>OUT</sub><br>mA | |-------------|-----------------------|------------------------| | 1 | 0.6 | 0.1 | | 2 | 4 | 0.1 | | 3 | 0.1 | 23 | | 4 | 20 | 0.1 | | 5 | 0.6 | 0.1 | | 6 | 20 | 0.1 | | 7 | 4 | 0.1 | | 8 | 20 | 0.1 | #### NOTES: - 2. Terminal No. 3 is connected to the substrate and case. - 3. Voltages are not normally applied between these terminals. Voltages appearing between these terminals will be safe, if the specified voltage limits between all other terminals are not exceeded. ## **Electrical Specifications** $T_A = 25^{\circ}C$ | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------|---------------------------------|-----------------------------------------------|-----|------|-----|------| | DC CHARACTERISTICS | • | | • | | • | • | | Input Bias Current (Figures 1, 10) | lı | V <sub>CC</sub> = 6V, V <sub>EE</sub> = -6V | | 16.6 | 70 | μΑ | | | | V <sub>CC</sub> = 12V, V <sub>EE</sub> = -12V | - | 36 | 106 | μΑ | | Quiescent Operating Current (Figures 1,11, 12) | I <sub>6</sub> , I <sub>8</sub> | V <sub>CC</sub> = 6V, V <sub>EE</sub> = -6V | 0.8 | 1.25 | 2.0 | mA | | | | V <sub>CC</sub> = 12V, V <sub>EE</sub> = -12V | 2.0 | 3.3 | 5.0 | mA | | AGC Bias Current (Into Constant Current Source | I <sub>7</sub> | V <sub>CC</sub> = 12V, V <sub>AGC</sub> = 9V | - | 1.28 | - | mA | | Terminal 7) (Figures 2, 13) | | V <sub>CC</sub> = 12V, V <sub>AGC</sub> = 12V | - | 1.65 | - | mA | | Input Current (Terminal 7) | I <sub>7</sub> | V <sub>CC</sub> = 6V, V <sub>EE</sub> = -6V | 0.5 | 0.85 | 1.0 | mA | | | | V <sub>CC</sub> = 12V, V <sub>EE</sub> = -12V | 1.0 | 1.65 | 2.1 | mA | | Power Dissipation (Figures 1, 14) | PT | V <sub>CC</sub> = 6V, V <sub>EE</sub> = -6V | 24 | 36 | 54 | mW | | | | V <sub>CC</sub> = 12V, V <sub>EE</sub> = -12V | 120 | 175 | 260 | mW | # CA3028A # **Electrical Specifications** $T_A = 25^{\circ}C$ (Continued) | PARAMETER | SYMBOL | TEST CONDIT | IONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------------|---------------------------------|----------------|-------------------|-----|------| | DYNAMIC CHARACTERISTICS | ! | | | | ! | ! | | | Power Gain (Figures 3, 4, 5, 15, 17, 19) | G <sub>P</sub> | f = 100MHz | Cascode | 16 | 20 | - | dB | | | | V <sub>CC</sub> = 9V | Diff. Amp. | 14 | 17 | - | dB | | | | f = 10.7MHz | Cascode | 35 | 39 | - | dB | | | | V <sub>CC</sub> = 9V | Diff. Amp. | 28 | 32 | - | dB | | Noise Figure (Figures 3, 4, 5, 16, 18, 19) | NF | f = 100MHz, V <sub>CC</sub> = 9V | Cascode | - | 7.2 | 9.0 | dB | | | | | Diff. Amp. | - | 6.7 | 9.0 | dB | | Input Admittance (Figures 20, 21) | Y <sub>11</sub> | f = 10.7MHz, V <sub>CC</sub> = 9V | Cascode | - | 0.6 +<br>j1.6 | - | mS | | | | | Diff. Amp. | - | 0.5 +<br>j0.5 | - | mS | | Reverse Transfer Admittance (Figures 22, 23) | everse Transfer Admittance (Figures 22, 23) $Y_{12}$ $f = 10.7MHz, V_{CC} = 9V$ | Cascode | - | 0.0003<br>- j0 | - | mS | | | | | 1 | Diff. Amp. | - | 0.01 -<br>j0.0002 | - | mS | | rward Transfer Admittance (Figures 24, 25) $Y_{21}$ $f = 10.7MHz$ , $V_{OC} = 9V$ | Cascode | - | 99 - j18 | - | mS | | | | | | CO | Diff. Amp. | - | -37 +<br>j0.5 | - | mS | | Output Admittance (Figures 26, 27) | Y <sub>22</sub> | $f = 10.7MHz, V_{CC} = 9V$ | Cascode | - | 0 +<br>j0.08 | - | mS | | | | | Diff. Amp. | - | 0.04 +<br>j0.23 | - | mS | | Output Power (Untuned) (Figures 6, 28) | PO | f = 10.7MHz, V <sub>CC</sub> = 9V | Diff. Amp., 50Ω<br>Input-Output | - | 5.7 | - | μW | | AGC Range (Maximum Power Gain to Full Cutoff) (Figures 7, 29) | AGC | f = 10.7MHz, V <sub>CC</sub> = 9V | Diff. Amp. | - | 62 | - | dB | | Voltage Gain | Α | f = 10.7MHz, V <sub>CC</sub> = 9V, | Cascode | - | 40 | - | dB | | (Figures 8, 9, 30, 31) | (Figures 8, 9, 30, 31) $R_L = 1k\Omega$ | $R_{L} = 1k\Omega$ | Diff. Amp. | - | 30 | - | dB | | Peak-to-Peak Output Current | l <sub>P-P</sub> | f = 10.7MHz, e <sub>IN</sub> = 400mV, | V <sub>CC</sub> = 9V | 2.0 | 4.0 | 7.0 | mA | | | | Diff. Amp. | V <sub>CC</sub> = 12V | 3.5 | 6.0 | 10 | mA | ### **Test Circuits** NOTE: Power Dissipation = $I_3V_{EE} + (I_6 + I_8)V_{CC}$ . FIGURE 1. INPUT OFFSET CURRENT, INPUT BIAS CURRENT, POWER DISSIPATION, AND QUIESCENT OPERATING CURRENT TEST CIRCUIT | | f<br>(MHz) | C <sub>1</sub><br>(pF) | C <sub>2</sub><br>(pF) | L <sub>1</sub><br>(μΗ) | L <sub>2</sub><br>(μΗ) | |---|------------|------------------------|------------------------|------------------------|------------------------| | | 10.7 | 20 - 60 | 20 - 60 | 3 - 5 | 3 - 5 | | ĺ | 100 | 3 - 30 | 3 - 30 | 0.1 - 0.25 | 0.15 - 0.3 | ### NOTES: - 4. For Power Gain Test. - 5. For Noise Figure Test. FIGURE 3. POWER GAIN AND NOISE FIGURE TEST CIRCUIT (CASCODE CONFIGURATION) FIGURE 2. AGC BIAS CURRENT TEST CIRCUIT (DIFFERENTIAL AMPLIFIER CONFIGURATION) | f<br>(MHz) | C <sub>1</sub> (pF) | C <sub>2</sub><br>(pF) | L <sub>1</sub><br>(μΗ) | <b>L<sub>2</sub></b><br>(μ <b>H</b> ) | |------------|---------------------|------------------------|------------------------|---------------------------------------| | 10.7 | 30 - 60 | 20 - 50 | 3 - 6 | 3 - 6 | | 100 | 2 - 15 | 2 - 15 | 0.2 - 0.5 | 0.2 - 0.5 | ### NOTES: - 6. For Power Gain Test. - 7. For Noise Figure Test. FIGURE 4. POWER GAIN AND NOISE FIGURE TEST CIRCUIT (DIFFERENTIAL AMPLIFIER CONFIGURATION AND TERMINAL 7 CONNECTED TO $V_{CC}$ ) ## Test Circuits (Continued) | f<br>(MHz) | C <sub>1</sub><br>(pF) | C <sub>2</sub><br>(pF) | L <sub>1</sub><br>(μΗ) | L <sub>2</sub><br>(μΗ) | |------------|------------------------|------------------------|------------------------|------------------------| | 10.7 | 30 - 60 | 20 - 50 | 3 - 6 | 3 - 6 | | 100 | 2 - 15 | 2 - 15 | 0.2 - 0.5 | 0.2 - 0.5 | #### NOTES: - 8. For Power Gain Test. - 9. For Noise Figure Test. FIGURE 5. POWER GAIN AND NOISE FIGURE TEST CIRCUIT (DIFFERENTIAL AMPLIFIER CONFIGURATION) FIGURE 6. OUTPUT POWER TEST CIRCUIT | f<br>(MHz) | C <sub>1</sub><br>(pF) | C <sub>2</sub><br>(pF) | L <sub>1</sub><br>(μΗ) | L <sub>2</sub><br>(μΗ) | |------------|------------------------|------------------------|------------------------|------------------------| | 10.7 | 30 - 60 | 20 - 50 | 3 - 6 | 3 - 6 | | 100 | 2 - 15 | 2 - 15 | 0.2 - 0.5 | 0.2 - 0.5 | FIGURE 7. AGC RANGE TEST CIRCUIT (DIFFERENTIAL AMPLIFIER) FIGURE 8. TRANSFER CHARACTERISTIC (VOLTAGE GAIN) TEST CIRCUIT (10.7MHz) CASCODE CONFIGURATION ## Test Circuits (Continued) FIGURE 9. TRANSFER CHARACTERISTIC (VOLTAGE GAIN) TEST CIRCUIT (10.7MHz) DIFFERENTIAL AMPLIFIER CONFIGURATION # **Typical Performance Curves** FIGURE 10. INPUT BIAS CURRENT vs TEMPERATURE FIGURE 11. QUIESCENT OPERATING CURRENT vs TEMPERATURE FIGURE 12. OPERATING CURRENT vs $V_{EE}$ VOLTAGE FIGURE 14. POWER DISSIPATION vs TEMPERATURE FIGURE 16. 100MHz NOISE FIGURE vs COLLECTOR SUPPLY VOLTAGE (CASCODE CONFIGURATION) FIGURE 13. AGC BIAS CURRENT vs BIAS VOLTAGE (TERMINAL 7) FIGURE 15. POWER GAIN vs FREQUENCY (CASCODE CONFIGURATION) FIGURE 17. POWER GAIN VS FREQUENCY (DIFFERENTIAL AMPLIFIER CONFIGURATION) FIGURE 18. 100MHz NOISE FIGURE vs COLLECTOR SUPPLY VOLTAGE (DIFFERENTIAL AMPLIFIER CONFIGURATION) FIGURE 19. 100MHz NOISE FIGURE AND POWER GAIN vs BASE-TO-EMITTER BIAS VOLTAGE (TERMINAL 7) FIGURE 20. INPUT ADMITTANCE (Y<sub>11</sub>) vs FREQUENCY (CASCODE CONFIGURATION) FIGURE 22. REVERSE TRANSADMITTANCE ( $Y_{12}$ ) vs FREQUENCY (CASCODE CONFIGURATION) FIGURE 21. INPUT ADMITTANCE (Y<sub>11</sub>) vs FREQUENCY (DIFFERENTIAL AMPLIFIER CONFIGURATION) FIGURE 23. REVERSE TRANSADMITTANCE (Y<sub>12</sub>) vs FREQUENCY (DIFFERENTIAL AMPLIFIER CONFIGURATION) FIGURE 24. FORWARD TRANSADMITTANCE (Y<sub>21</sub>) vs FREQUENCY (CASCODE CONFIGURATION) FIGURE 26. OUTPUT ADMITTANCE (Y<sub>22</sub>) vs FREQUENCY (CASCODE CONFIGURATION) FIGURE 28. OUTPUT POWER vs FREQUENCY - $50\Omega$ INPUT AND $50\Omega$ OUTPUT (DIFFERENTIAL AMPLIFIER CONFIGURATION) FIGURE 25. FORWARD TRANSADMITTANCE (Y<sub>21</sub>) vs FREQUENCY (DIFFERENTIAL AMPLIFIER CONFIGURATION) FIGURE 27. OUTPUT ADMITTANCE (Y<sub>22</sub>) vs FREQUENCY (DIFFERENTIAL AMPLIFIER CONFIGURATION) FIGURE 29. AGC CHARACTERISTICS FIGURE 30. TRANSFER CHARACTERISTICS (CASCODE CONFIGURATION) FIGURE 31. TRANSFER CHARACTERISTICS (DIFFERENTIAL AMPLIFIER CONFIGURATION) ## Glossary of Terms **AGC Bias Current -** The current drawn by the device from the AGC voltage source, at maximum AGC voltage. AGC Range - The total change in voltage gain (from maximum gain to complete cutoff) which may be achieved by application of the specified range of dc voltage to the AGC input terminal of the device. **Common Mode Rejection Ratio -** The ratio of the full differential voltage gain to the common mode voltage gain. **Power Dissipation -** The total power drain of the device with no signal applied and no external load current. **Input Bias Current -** The average value (one half the sum) of the currents at the two input terminals when the quiescent operating voltages at the two output terminals are equal. **Input Offset Current -** The difference in the currents at the two input terminals when the quiescent operating voltages at the two output terminals are equal. **Input Offset Voltage -** The difference in the DC voltages which must be applied to the input terminals to obtain equal quiescent operating voltages (zero output offset voltage) at the output terminals. **Noise Figure -** The ratio of the total noise power of the device and a resistive signal source to the noise power of the signal source alone, the signal source representing a generator of zero impedance in series with the source resistance. **Power Gain -** The ratio of the signal power developed at the output of the device to the signal power applied to the input, expressed in dB. **Quiescent Operating Current -** The average (DC) value of the current in either output terminal. **Voltage Gain -** The ratio of the change in output voltage at either output terminal with respect to ground, to a change in input voltage at either input terminal with respect to ground, with the other input terminal at AC ground.