# INTEGRATED CIRCUITS



Product specification Supersedes data of 1997 Feb 26 IC23 Data Handbook 1998 Feb 27



# 20-bit buffer/line driver, non-inverting, with $30\Omega$ termination resistors (3-State)

# 74ABT162827A 74ABTH162827A

#### **FEATURES**

- Multiple V<sub>CC</sub> and GND pins minimize switching noise
- Live insertion/extraction permitted
- 3-State output buffers
- Power-up 3-State
- 74ABTH162827A incorporates bus-hold data inputs which eliminate the need for external pull-up resistors to hold unused inputs
- Output capability: +64mA/-32mA
- Latch-up protection exceeds 500mA per Jedec Std 17
- ESD protection exceeds 2000 V per MIL STD 883 Method 3015 and 200 V per Machine Model

#### DESCRIPTION

The 74ABT162827A high-performance BiCMOS device combines low static and dynamic power dissipation with high speed and high output drive.

The 74ABT162827A 20-bit buffers provide high performance bus interface buffering for wide data/address paths or buses carrying parity. They have NOR Output Enables (nOE1, nOE2) for maximum control flexibility.

The 74ABT162827A is designed with  $30\Omega$  series resistance in both the pull-up and pull-down output structures. This design reduces line noise in applications such as memory address drivers, clock drivers and bus receivers/transmitters.

Two options are available, 74ABT162827A which does not have the bus-hold feature and 74ABTH162827A which incorporates the bus-hold feature.

| Q | UICK | REF | EREN | DATA |  |
|---|------|-----|------|------|--|
|   |      |     |      |      |  |

| SYMBOL                               | PARAMETER                       | CONDITIONS<br>T <sub>amb</sub> = 25°C; GND = 0V | TYPICAL    |    |
|--------------------------------------|---------------------------------|-------------------------------------------------|------------|----|
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>nAx to nYx | $C_L = 50 \text{pF}; V_{CC} = 5 \text{V}$       | 1.8<br>1.9 | ns |
| C <sub>IN</sub>                      | Input capacitance               | $V_{l} = 0V \text{ or } V_{CC}$                 | 4          | pF |
| C <sub>OUT</sub>                     | Output capacitance              | $V_0 = 0V \text{ or } V_{CC}; 3-State$          | 6          | pF |
| I <sub>CCZ</sub>                     | Quiescent supply current        | Outputs disabled; V <sub>CC</sub> = 5.5V        | 500        | μA |
| I <sub>CCL</sub>                     | Quescent suppry current         | Outputs Low; V <sub>CC</sub> = 5.5V             | 9          | mA |

#### ORDERING INFORMATION

| PACKAGES                     | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | NORTH AMERICA | DWG NUMBER |
|------------------------------|-------------------|-----------------------|---------------|------------|
| 56-Pin Plastic SSOP Type III | –40°C to +85°C    | 74ABT162827A DL       | BT162827A DL  | SOT371-1   |
| 56-Pin Plastic TSSOP Type II | –40°C to +85°C    | 74ABT162827A DGG      | BT162827A DGG | SOT364-1   |
| 56-Pin Plastic SSOP Type III | –40°C to +85°C    | 74ABTH162827A DL      | BH162827A DL  | SOT371-1   |
| 56-Pin Plastic TSSOP Type II | -40°C to +85°C    | 74ABTH162827A DGG     | BH162827A DGG | SOT364-1   |

#### **PIN DESCRIPTION**

| PIN NUMBER                                                                     | SYMBOL                   | FUNCTION                          |
|--------------------------------------------------------------------------------|--------------------------|-----------------------------------|
| 55, 54, 52, 51, 49, 48, 47, 45, 44, 43, 42, 41, 40, 38, 37, 36, 34, 33, 31, 30 | 1A0 - 1A9<br>2A0 - 2A9   | Data inputs                       |
| 2, 3, 5, 6, 8, 9, 10, 12, 13, 14,<br>15, 16, 17, 19, 20, 21, 23, 24, 26, 27    | 1Y0 - 1Y9<br>2Y0 - 2Y9   | Data outputs                      |
| 1, 56,<br>28, 29                                                               | 10E0, 10E1<br>20E0, 20E1 | Output enable inputs (active-Low) |
| 4, 11, 18, 25, 32, 39, 46, 53                                                  | GND                      | Ground (0V)                       |
| 7, 22, 35, 50                                                                  | V <sub>CC</sub>          | Positive supply voltage           |

# 20-bit buffer/line driver, non-inverting, with $30\Omega$ termination resistors (3-State)

## 74ABT162827A 74ABTH162827A

## **PIN CONFIGURATION**



### LOGIC SYMBOL





### **FUNCTION TABLE**

| INPU | JTS | OUTPUTS | OPERATING MODE |  |
|------|-----|---------|----------------|--|
| nOEx | nAx | nYx     |                |  |
| L    | L   | L       | Transparent    |  |
| L    | Н   | Н       | Transparent    |  |
| Н    | Х   | Z       | High impedance |  |

Don't care =

X Z High impedance "off" state =

Н High voltage level =

Low voltage level L =

Product specification

# 20-bit buffer/line driver, non-inverting, with $30\Omega$ termination resistors (3-State)

# 74ABT162827A 74ABTH162827A





#### **ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>**

| SYMBOL           | PARAMETER                      | CONDITIONS                  | RATING       | UNIT |
|------------------|--------------------------------|-----------------------------|--------------|------|
| V <sub>CC</sub>  | DC supply voltage              |                             | -0.5 to +7.0 | V    |
| I <sub>IK</sub>  | DC input diode current         | V <sub>1</sub> < 0          | -18          | mA   |
| VI               | DC input voltage <sup>3</sup>  |                             | -1.2 to +7.0 | V    |
| I <sub>OK</sub>  | DC output diode current        | V <sub>O</sub> < 0          | -50          | mA   |
| V <sub>OUT</sub> | DC output voltage <sup>3</sup> | Output in Off or High state | -0.5 to +5.5 | V    |
| 1                |                                | Output in Low state         | 128          | mA   |
| IOUT             | DC output current              | Output in High state        | -64          | mA   |
| T <sub>stg</sub> | Storage temperature range      |                             | –65 to 150   | °C   |

**NOTES:** 1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

2. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C.

3. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

Product specification

# 20-bit buffer/line driver, non-inverting, with $30\Omega$ termination resistors (3-State)

# 74ABT162827A 74ABTH162827A

#### LIMITS SYMBOL UNIT PARAMETER MIN MAX DC supply voltage 4.5 5.5 V<sub>CC</sub> V V<sub>CC</sub> VI Input voltage 0 V VIH High-level input voltage 2.0 V VIL Low-level Input voltage 0.8 V I<sub>OH</sub> High-level output current -32 mΑ 12 IOL Low-level output current mΑ $\Delta t / \Delta v$ 0 ns/V Input transition rise or fall rate 10 -40 +85 °C Tamb Operating free-air temperature range

#### **RECOMMENDED OPERATING CONDITIONS**

### DC ELECTRICAL CHARACTERISTICS

|                                  |                                                         |                                                                        | LIMITS                             |        |                     |      |     |                 |    |
|----------------------------------|---------------------------------------------------------|------------------------------------------------------------------------|------------------------------------|--------|---------------------|------|-----|-----------------|----|
| SYMBOL                           | PARAMETER                                               | TEST CONDITIONS                                                        |                                    | Tai    | <sub>mb</sub> = +25 | j°C  |     | ₌ -40°C<br>85°C |    |
|                                  |                                                         | 4                                                                      |                                    | MIN (T | TYP                 | MAX  | MIN | MAX             |    |
| V <sub>IK</sub>                  | Input clamp voltage                                     | V <sub>CC</sub> = 4.5V; I <sub>IK</sub> = -18mA                        |                                    | 1      | -0.9                | -1.2 |     | -1.2            | V  |
|                                  |                                                         | V <sub>CC</sub> = 4.5V; I <sub>OH</sub> = -3mA; V <sub>I</sub> = V     | IL or VIH                          | 2.5    | 3.1                 |      | 2.5 |                 | V  |
| V <sub>OH</sub>                  | High-level output voltage                               | V <sub>CC</sub> = 5.0V; I <sub>OH</sub> = -3mA; V <sub>I</sub> = V     | IL or VIH                          | 3.0    | 3.6                 |      | 3.0 |                 | V  |
|                                  |                                                         | $V_{CC} = 4.5V; I_{OH} = -32mA; V_{I} = 100$                           | V <sub>IL</sub> or V <sub>IH</sub> | 2.0    | 2.7                 |      | 2.0 |                 | V  |
| Ma.                              | Low-level output voltage                                | $V_{CC} = 4.5V; I_{OH} = 8mA; V_{I} = V_{II}$                          | or V <sub>IN</sub>                 |        |                     | 0.65 |     | 0.65            | V  |
| V <sub>OL</sub>                  | Low-level output voltage                                | $V_{CC} = 4.5V; I_{OL} = 12mA; V_I = V$                                | IL                                 |        |                     | 0.80 |     | 0.80            | V  |
| lj                               | Input leakage current                                   | $V_{CC} = 5.5V; V_I = GND \text{ or } 5.5V$                            |                                    |        | ±0.01               | ±1.0 |     | ±1.0            | μΑ |
|                                  |                                                         | V <sub>CC</sub> = 5.5V; V <sub>I</sub> = 5.5V                          | _                                  |        | 0.01                | 1    |     | 1               | μΑ |
|                                  | Input leakage current<br>74ABTH162827A                  | $V_{CC} = 5.5$ V; $V_{I} = V_{CC}$ or GND                              | Control<br>pins                    |        | ±0.01               | ±1   |     | ±1              | μΑ |
|                                  |                                                         | $V_{CC} = 5.5 V; V_I = V_{CC}$                                         | Data pipe4                         |        | 0.01                | 1    |     | 1               | μΑ |
|                                  |                                                         | $V_{CC} = 5.5 V; V_{I} = 0$                                            | Data pins <sup>4</sup>             |        | -1                  | -3   |     | -5              | μΑ |
|                                  | Due Hald summer A familie                               | $V_{CC} = 4.5 V; V_I = 0.8 V$                                          |                                    | 35     |                     |      | 35  |                 | μA |
| I <sub>HOLD</sub>                | Bus Hold current A inputs <sup>5</sup><br>74ABTH162827A | $V_{CC} = 4.5V; V_1 = 2.0V$                                            |                                    | -75    |                     |      | -75 |                 |    |
|                                  | 1                                                       | $V_{CC} = 5.5V; V_1 = 0 \text{ to } 5.5V$                              |                                    |        |                     |      |     |                 |    |
| I <sub>OFF</sub>                 | Power-off leakage current                               | $V_{CC} = 0.0V; V_{O} = 4.5V; V_{I} = 0V$                              | / or 5.5V                          |        | ±5.0                | ±100 |     | ±100            | μΑ |
| I <sub>PU</sub> /I <sub>PD</sub> | Power-up/down 3-State<br>output current <sup>3</sup>    | $V_{CC} = 2.1V$ ; $V_O = 0.5V$ ; $V_I = GI$<br>$V_{OE} = Don't care$   | ND or V <sub>CC</sub> ;            |        | ±5.0                | ±50  |     | ±50             | μΑ |
| I <sub>OZH</sub>                 | 3-State output High current                             | $V_{CC} = 5.5V; V_{O} = 2.7V; V_{I} = V_{IL}$                          | or V <sub>IH</sub>                 |        | 1.0                 | 10   |     | 10              | μΑ |
| I <sub>OZL</sub>                 | 3-State output Low current                              | $V_{CC} = 5.5$ V; $V_{O} = 0.5$ V; $V_{I} = V_{IL}$                    | or V <sub>IH</sub>                 |        | -1.0                | -10  |     | -10             | μΑ |
| I <sub>CEX</sub>                 | Output High leakage<br>current                          | $V_{CC} = 5.5V; V_{O} = 5.5V; V_{I} = GI$                              | ND or V <sub>CC</sub>              |        | 1.0                 | 50   |     | 50              | μΑ |
| Ι <sub>Ο</sub>                   | Output current <sup>1</sup>                             | V <sub>CC</sub> = 5.5V; V <sub>O</sub> = 2.5V                          |                                    | -50    | -70                 | -180 | -50 | -180            | mA |
| I <sub>CCH</sub>                 |                                                         | $V_{CC} = 5.5V$ ; Outputs High, $V_{I} = V_{CC}$                       | GND or                             |        | 0.5                 | 1    |     | 1               | mA |
| I <sub>CCL</sub>                 | Quiescent supply current                                | $V_{CC}$ = 5.5V; Outputs Low, V <sub>I</sub> = GND or V <sub>CC</sub>  |                                    |        | 9                   | 19   |     | 19              | mA |
| I <sub>CCZ</sub>                 |                                                         | $V_{CC} = 5.5V$ ; Outputs 3-State;<br>$V_{L} = GND \text{ or } V_{CC}$ |                                    |        | 0.5                 | 1    |     | 1               | mA |
| $\Delta I_{CC}$                  | Additional supply current per input pin <sup>2</sup>    | $V_{CC}$ = 5.5V; one input at 3.4V, other inputs at $V_{CC}$ or GND    |                                    |        | 0.2                 | 1    |     | 1               | mA |

NOTES:

1. Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

2. This is the increase in supply current for each input at 3.4V. 3. This parameter is valid for any V<sub>CC</sub> between 0V and 2.1V with a transition time of up to 10msec. From V<sub>CC</sub> = 2.1V to V<sub>CC</sub> = 5V  $\pm$  10% a transition time of up to 100µsec is permitted.

4. Unused pins at V<sub>CC</sub> or GND.

5. This is the bus hold overdrive current required to force the input to the opposite logic state.

Product specification

# 20-bit buffer/line driver, non-inverting, with $30\Omega$ termination resistors (3-State)

# 74ABT162827A 74ABTH162827A

 $\begin{array}{l} \textbf{AC CHARACTERISTICS} \\ \text{GND} = 0\text{V}, \ t_{R} = t_{F} = 2.5\text{ns}, \ C_{L} = 50\text{pF}, \ R_{L} = 500\Omega \end{array}$ 

|                                      |                                                |          | LIMITS     |                                                    |            |            |                              |      |
|--------------------------------------|------------------------------------------------|----------|------------|----------------------------------------------------|------------|------------|------------------------------|------|
| SYMBOL                               | PARAMETER                                      | WAVEFORM | I          | 「 <sub>amb</sub> = +25°<br>V <sub>CC</sub> = +5.0∖ | C<br>/     | +8         | = -40 to<br>5°C<br>.0V ±0.5V | UNIT |
|                                      |                                                |          | MIN        | TYP                                                | MAX        | MIN        | MAX                          |      |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>nAx to nYx                | 1        | 1.0<br>1.0 | 1.8<br>1.4                                         | 2.6<br>2.6 | 1.0<br>1.0 | 2.9<br>2.9                   | ns   |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time<br>to High and Low level    | 2        | 1.5<br>2.0 | 3.0<br>3.6                                         | 4.2<br>4.9 | 1.5<br>2.0 | 5.2<br>6.0                   | ns   |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time<br>from High and Low level | 2        | 2.0<br>1.5 | 3.4<br>2.8                                         | 4.8<br>4.0 | 2.0<br>1.5 | 5.4<br>4.3                   | ns   |

#### **AC WAVEFORMS**



Waveform 1. Input (nAx) to Output (nYx) Propagation Delays



Waveform 2. 3-State Output Enable and Disable Times

# 20-bit buffer/line driver, non-inverting, with $30\Omega$ termination resistors (3-State)

# 74ABT162827A 74ABTH162827A

#### **TEST CIRCUIT AND WAVEFORM**



# 20-bit buffer/line driver, non-inverting (3-State)

# 74ABT16827A 74ABTH16827A



# 20-bit buffer/line driver, non-inverting (3-State)

# 74ABT16827A 74ABTH16827A



# 20-bit buffer/line driver, non-inverting (3-State)

74ABT16827A 74ABTH16827A

NOTES



# 20-bit buffer/line driver, non-inverting, with $30\Omega$ termination resistors (3-State)

# 74ABT162827A 74ABTH162827A

#### Data sheet status

| Data sheet<br>status      | Product<br>status | Definition [1]                                                                                                                                                                                                                                                  |
|---------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development       | This data sheet contains the design target or goal specifications for product development.<br>Specification may change in any manner without notice.                                                                                                            |
| Preliminary specification | Qualification     | This data sheet contains preliminary data, and supplementary data will be published at a later date.<br>Philips Semiconductors reserves the right to make chages at any time without notice in order to<br>improve design and supply the best possible product. |
| Product specification     | Production        | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                            |

[1] Please consult the most recently issued datasheet before initiating or completing a design.

#### Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### Disclaimers

Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A.

print code Document order number:

PHILIPS

Date of release: 05-96 9397-750-03505

Let's make things better.

