

August 1999 Revised May 2005

## 74ACT16240

## 16-Bit Inverting Buffer/Line Driver with 3-STATE Outputs

### **General Description**

The ACT16240 contains sixteen inverting buffers with 3-STATE outputs designed to be employed as a memory and address driver, clock driver, or bus-oriented transmitter/receiver. The device is nibble controlled. Each nibble has separate 3-STATE control inputs which can be shorted together for full 16-bit operation.

#### **Features**

■ Separate control logic for each byte

**Connection Diagram** 

- 16-bit version of the ACT240
- Outputs source/sink 24 mA
- TTL-compatible inputs

#### **Ordering Code:**

| Order Number  | Package Number | Package Description                                                         |
|---------------|----------------|-----------------------------------------------------------------------------|
| 74ACT16240SSC | MS48A          | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide      |
| 74ACT16240MTD | MTD48          | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code

## **Logic Symbol**



### **Pin Descriptions**

| Pin Names                              | Description                       |  |  |  |  |
|----------------------------------------|-----------------------------------|--|--|--|--|
| $\overline{OE}_n$                      | Output Enable Inputs (Active LOW) |  |  |  |  |
| I <sub>0</sub> -I <sub>15</sub>        | Inputs                            |  |  |  |  |
| $\overline{O}_0$ – $\overline{O}_{15}$ | Outputs                           |  |  |  |  |



FACT™ is a trademark of Fairchild Semiconductor Corporation.

## **Truth Tables**

| Inp             | Outputs                                        |   |  |
|-----------------|------------------------------------------------|---|--|
| OE <sub>1</sub> | OE <sub>1</sub> I <sub>0</sub> -I <sub>3</sub> |   |  |
| L               | L                                              | Н |  |
| L               | Н                                              | L |  |
| Н               | X                                              | Z |  |

| Inp             | Inputs                         |   |  |
|-----------------|--------------------------------|---|--|
| OE <sub>2</sub> | 0 <sub>4</sub> -0 <sub>7</sub> |   |  |
| L               | L                              | Н |  |
| L               | Н                              | L |  |
| Н               | X                              | Z |  |

| In              | Outputs                                         |   |  |  |
|-----------------|-------------------------------------------------|---|--|--|
| ŌE <sub>3</sub> | OE <sub>3</sub> I <sub>8</sub> -I <sub>11</sub> |   |  |  |
| L               | L                                               | Н |  |  |
| L               | Н                                               | L |  |  |
| Н               | X                                               | Z |  |  |

| li li           | Outputs                          |   |  |
|-----------------|----------------------------------|---|--|
| OE <sub>4</sub> | 0 <sub>12</sub> -0 <sub>15</sub> |   |  |
| L               | L                                | Н |  |
| L               | H                                | L |  |
| Н               | X                                | Z |  |

- H = HIGH Voltage Level L = LOW Voltage Level
- X = Immaterial
- Z = High Impedano

## **Functional Description**

The ACT16240 contains sixteen inverting buffers with 3-STATE standard outputs. The device is nibble (4 bits) controlled with each nibble functioning identically, but independently of the other. The control pins may be shorted together to obtain full 16-bit operation, The 3-STATE outputs are controlled by an Output Enable  $(\overline{OE}_n)$  input for each nibble. When  $\overline{OE}_n$  is LOW, the outputs are in 2-state mode. When  $\overline{OE}_n$  is HIGH, the outputs are in the high impedance mode, but this does not interfere with entering new data into the inputs.

## Logic Diagram



## **Absolute Maximum Ratings**(Note 1)

Supply Voltage ( $V_{CC}$ ) -0.5V to +7.0V

DC Input Diode Current (I<sub>IK</sub>)

 $\begin{aligned} \text{V}_{\text{I}} &= -0.5 \text{V} & -20 \text{ mA} \\ \text{V}_{\text{I}} &= \text{V}_{\text{CC}} + 0.5 \text{V} & +20 \text{ mA} \end{aligned}$ 

DC Output Diode Current (IOK)

 $\begin{aligned} \text{V}_{\text{O}} &= -0.5 \text{V} & -20 \text{ mA} \\ \text{V}_{\text{O}} &= \text{V}_{\text{CC}} + 0.5 \text{V} & +20 \text{ mA} \\ \text{DC Output Voltage (V}_{\text{O}}) & -0.5 \text{V to V}_{\text{CC}} + 0.5 \text{V} \end{aligned}$ 

DC Output Source/Sink Current ( $I_O$ )  $\pm$  50 mA

DC V<sub>CC</sub> or Ground Current

per Output Pin  $\pm$  50 mA

Junction Temperature  $+140^{\circ}\text{C}$ Storage Temperature  $-65^{\circ}\text{C}$  to  $+150^{\circ}\text{C}$ 

# Recommended Operating Conditions

V<sub>IN</sub> from 0.8V to 2.0V V<sub>CC</sub> @ 4.5V, 5.5V

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of FACT<sup>TM</sup> circuits outside databook specifications.

#### **DC Electrical Characteristics**

| Symbol           | Parameter                           |     | $T_A = +25^{\circ}C$ |                   | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units  | Conditions                        |  |
|------------------|-------------------------------------|-----|----------------------|-------------------|-----------------------------------------------|--------|-----------------------------------|--|
| Symbol           |                                     |     | Тур                  | Guaranteed Limits |                                               | Offics |                                   |  |
| V <sub>IH</sub>  | Minimum HIGH                        | 4.5 | 1.5                  | 2.0               | 2.0                                           | V      | V <sub>OUT</sub> = 0.1V           |  |
|                  | Input Voltage                       | 5.5 | 1.5                  | 2.0               | 2.0                                           |        | or V <sub>CC</sub> – 0.1V         |  |
| V <sub>IL</sub>  | Maximum LOW                         | 4.5 | 1.5                  | 8.0               | 0.8                                           | V      | V <sub>OUT</sub> = 0.1V           |  |
|                  | Input Voltage                       |     | 1.5                  | 0.8               | 0.8                                           | · •    | or V <sub>CC</sub> – 0.1V         |  |
| V <sub>OH</sub>  | Minimum HIGH                        | 4.5 | 4.49                 | 4.4               | 4.4                                           | V      | I <sub>OUT</sub> = -50 μA         |  |
|                  | Output Voltage                      | 5.5 | 5.49                 | 5.4               | 5.4                                           | · ·    | 1 <sub>OUT</sub> = -30 μA         |  |
|                  |                                     |     |                      |                   |                                               |        | $V_{IN} = V_{IL}$ or $V_{IH}$     |  |
|                  |                                     | 4.5 |                      | 3.86              | 3.76                                          | V      | I <sub>OH</sub> = -24 mA          |  |
|                  |                                     | 5.5 |                      | 4.86              | 4.76                                          |        | I <sub>OH</sub> = -24 mA (Note 2) |  |
| V <sub>OL</sub>  | Maximum LOW                         | 4.5 | 0.001                | 0.1               | 0.1                                           | V      | I <sub>OUT</sub> = 50 μA          |  |
|                  | Output Voltage                      | 5.5 | 0.001                | 0.1               | 0.1                                           | · ·    | 1001 = 30 μΑ                      |  |
|                  |                                     |     |                      |                   |                                               |        | $V_{IN} = V_{IL}$ or $V_{IH}$     |  |
|                  |                                     |     |                      | 0.36              | 0.44                                          | V      | $I_{OL} = 24 \text{ mA}$          |  |
|                  |                                     | 5.5 |                      | 0.36              | 0.44                                          |        | I <sub>OL</sub> = 24 mA (Note 2)  |  |
| I <sub>OZ</sub>  | Maximum 3-STATE Leakage Current 5.5 |     |                      | ±0.5              | ±5.0                                          | цΑ     | $V_I = V_{IL}, V_{IH}$            |  |
|                  |                                     |     |                      | ±0.5              | ±5.0                                          | μΑ     | $V_O = V_{CC}$ , GND              |  |
| I <sub>IN</sub>  | Maximum Input Leakage Current       | 5.5 |                      | ± 0.1             | ± 1.0                                         | μΑ     | $V_I = V_{CC}$ , GND              |  |
| I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input      | 5.5 | 0.6                  |                   | 1.5                                           | mA     | $V_I = V_{CC} - 2.1V$             |  |
| I <sub>CC</sub>  | Max Quiescent Supply Current 5      |     |                      | 8.0               | 80.0                                          | μА     | $V_{IN} = V_{CC}$ or GND          |  |
| I <sub>OLD</sub> | Minimum Dynamic                     | 5.5 |                      |                   | 75                                            | mA     | V <sub>OLD</sub> = 1.65V Max      |  |
| I <sub>OHD</sub> | Output Current (Note 3)             |     |                      |                   | <del>-</del> 75                               | mA     | V <sub>OHD</sub> = 3.85V Min      |  |

Note 2: All outputs loaded; thresholds associated with output under test.

Note 3: Maximum test duration 2.0 ms; one output loaded at a time.

## **AC Electrical Characteristics**

| Symbol           | Parameter           | V <sub>CC</sub><br>(V) | $T_A = +25^{\circ}C$ $C_L = 50 \text{ pF}$ |     |     | T <sub>A</sub> = -40° | Units |     |
|------------------|---------------------|------------------------|--------------------------------------------|-----|-----|-----------------------|-------|-----|
|                  |                     | (Note 4)               | Min                                        | Тур | Max | Min                   | Max   |     |
| t <sub>PLH</sub> | Propagation Delay   | 5.0                    | 2.7                                        | 4.8 | 7.3 | 2.7                   | 7.8   | ns  |
| t <sub>PHL</sub> | Data to Output      | 5.0                    | 3.0                                        | 5.1 | 7.3 | 3.0                   | 7.8   |     |
| t <sub>PZH</sub> | Output Enable Time  | 5.0                    | 2.5                                        | 4.5 | 7.4 | 2.5                   | 7.9   |     |
| t <sub>PZL</sub> |                     | 5.0                    | 2.7                                        | 4.7 | 7.5 | 2.7                   | 8.0   | ns  |
| t <sub>PHZ</sub> | Output Disable Time | 5.0                    | 2.3                                        | 5.0 | 7.9 | 2.3                   | 8.2   | ns  |
| $t_{PLZ}$        |                     | 5.0                    | 2.0                                        | 4.6 | 7.4 | 2.0                   | 7.9   | 115 |

Note 4: Voltage Range 5.0 is  $5.0V \pm 0.5V$ .

## Capacitance

| Symbol          | Parameter                     | Тур | Units | Conditions             |  |
|-----------------|-------------------------------|-----|-------|------------------------|--|
| C <sub>IN</sub> | Input Pin Capacitance         | 4.5 | pF    | V <sub>CC</sub> = 5.0V |  |
| C <sub>PD</sub> | Power Dissipation Capacitance | 30  | pF    | $V_{CC} = 5.0V$        |  |





## Physical Dimensions inches (millimeters) unless otherwise noted (Continued) -B-6.10±0.10 8.10 4.05 O.2 C B A ALL LEAD TIPS O.1 C ALL LEAD TIPS -C-0.09-0.20-0.50 ⊕ 0.13(0) A B(S) C(S) 12.00' TOP & BOTTOM DIMENSIONS ARE IN MILLIMETERS R0.16 GAGE PLANE NOTES: A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION ED. DATE 4/97. SEATING PLANE B. DIMENSIONS ARE IN MILLIMETERS. C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982. DETAIL A MTD48REVC

48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Package Number MTD48

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com