SCAS160A - APRIL 1991 - REVISED APRIL 1996 - Members of the Texas Instruments Widebus™ Family - Inputs Are TTL-Voltage Compatible - Provide Extra Data Width Necessary for Wider Address/Data Paths or Buses With Parity - Flow-Through Architecture Optimizes PCB Layout - Distributed V<sub>CC</sub> and GND Pin Configuration Minimizes High-Speed Switching Noise - EPIC™ (Enhanced-Performance Implanted CMOS) 1-µm Process - Package Options Include Plastic 300-mil Shrink Small-Outline (DL) Packages Using 25-mil Center-to-Center Pin Spacings and 380-mil Fine-Pitch Ceramic Flat (WD) Packages Using 25-mil Center-to-Center Pin Spacings ### description These 18-bit flip-flops feature 3-state outputs designed specifically for driving highly-capacitive or relatively low-impedance loads. They are particularly suitable for implementing wider buffer registers, I/O ports, parity bus interfacing, and working registers. The 'ACT16823 can be used as two 9-bit flip-flops or one 18-bit flip-flop. With the clock-enable (CLKEN) input low, the D-type flip-flops enter data on the low-to-high transitions of the clock. Taking CLKEN high disables the clock buffer, thus latching the outputs. Taking the clear (CLR) input low causes the Q outputs to go low independently of the clock. 54ACT16823 . . . WD PACKAGE 74ACT16823 . . . DL PACKAGE (TOP VIEW) | | | U | | L | |-------------------|----|---|----|-------------------| | 1CLR | | | | ] 1CLK | | 10E | 2 | | | 1CLKEN | | 1Q1 🛚 | 3 | | 54 | ] 1D1 | | GND [ | 4 | | 53 | GND | | 1Q2 | 5 | | | ] 1D2 | | 1Q3 🛚 | 6 | | 51 | ] 1D3 | | v <sub>cc</sub> | 7 | | 50 | ] v <sub>cc</sub> | | 1Q4 | | | | ] 1D4 | | 1Q5 | 9 | | 48 | ] 1D5 | | 1Q6 | 10 | | | ] 1D6 | | GND | | | 46 | GND | | 1Q7 🛚 | 12 | | 45 | 1D7 | | 1Q8 | | | | D8 | | 1Q9 | | | 43 | 1D9 | | 2Q1 | 15 | | | 2D1 | | 2Q2 | 16 | | 41 | 2D2 | | 2Q3 | 17 | | | 2D3 | | GND | | | | GND | | 2Q4 | 19 | | 38 | ] 2D4 | | 2Q5 | 20 | | 37 | 2D5 | | 2Q6 | | | 36 | | | v <sub>cc</sub> [ | 22 | | 35 | ] v <sub>cc</sub> | | 2Q7 | | | 34 | 2D7 | | 2Q8 | 24 | | 33 | 2D8 | | GND | 25 | | | GND | | 2Q9 | | | | 2 <u>D</u> 9 | | 2OE | 27 | | | 2CLKEN | | 2CLR | 28 | | 29 | ] 2CLK | | | | | | | A buffered output-enable $(\overline{OE})$ input can be used to place the outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. OE does not affect the internal operation of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. The 74ACT16823 is packaged in the TI shrink small-outline package, which provides twice the I/O pin count and functionality of standard small-outline packages in the same printed-circuit-board area. The 54ACT16823 is characterized for operation over the full military temperature range of 55°C to 125°C. The 74ACT16823 is characterized for operation from –40°C to 85°C Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. EPIC and Widebus are trademarks of Texas Instruments Incorporated. SCAS160A - APRIL 1991 - REVISED APRIL 1996 ### **FUNCTION TABLE** (each 9-bit stage) | | OUTPUT | | | | | |----|--------|-------|------------|---|-------| | OE | CLR | CLKEN | CLK | D | Q | | L | L | Х | Х | Х | L | | L | Н | L | $\uparrow$ | Н | Н | | L | Н | L | $\uparrow$ | L | L | | L | Н | L | L | X | $Q_0$ | | L | Н | Н | Χ | X | $Q_0$ | | Н | Χ | X | Χ | X | Z | ## logic symbol† <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ## 54ACT16823, 74ACT16823 18-BIT BUS-INTERFACÉ FLIP-FLOPS WITH 3-STATE OUTPUTS SCAS160A – APRIL 1991 – REVISED APRIL 1996 ## logic diagram (positive logic) SCAS160A - APRIL 1991 - REVISED APRIL 1996 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | –0.5 V to 7 V | |--------------------------------------------------------------------------------------------------|------------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1)—0 | $.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Output voltage range, V <sub>O</sub> (see Note 1)0 | $.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) | ±20 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | ±50 mA | | Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ ) | ±50 mA | | Continuous current through V <sub>CC</sub> or GND | ±450 mA | | Maximum package power dissipation at $T_A = 55^{\circ}C$ (in still air) (see Note 2): DL package | 1.4 W | | Storage temperature range, T <sub>stg</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### recommended operating conditions (see Note 2) | | | 54 <i>A</i> | ACT16823 | 74 | ACT16823 | UNIT | |----------------|------------------------------------|-----------------|------------------|-----|-----------------|------| | | | MIN | NOM MAX | MIN | NOM MAX | UNII | | VCC | Supply voltage | 4.5 | 5 5.5 | 4.5 | 5 5.5 | V | | VIH | High-level input voltage | 2 | 1 | 2 | | V | | VIL | Low-level input voltage | -0 | 0.8 | | 0.8 | V | | ٧ <sub>I</sub> | Input voltage | 0 | V <sub>C</sub> C | 0 | VCC | V | | ٧o | Output voltage | 0 | V <sub>CC</sub> | 0 | V <sub>CC</sub> | V | | loh | High-level output current | ć | -24 | | -24 | mA | | loL | Low-level output current | 0 | 24 | | 24 | mA | | Δt/Δν | Input transition rise or fall rate | 0 | 10 | 0 | 10 | ns/V | | TA | Operating free-air temperature | <del>-</del> 55 | 125 | -40 | 85 | °C | NOTE 3: Unused inputs must be held high or low to prevent them from floating. NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>2.</sup> The maximum package power dissipation is calculated using a junction temperature of 150 °C and a board trace length of 750 mils. SCAS160A - APRIL 1991 - REVISED APRIL 1996 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | | T, | չ = 25°C | | 54ACT16823 | | 74ACT16823 | | UNIT | |--------------------|---------------------------------------------------------------|-------|------|----------|------|------------|------|------------|------|------| | PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNII | | | Jour - 50 "A | 4.5 V | 4.4 | | | 4.4 | | 4.4 | | | | | I <sub>OH</sub> = -50 μA | 5.5 V | 5.4 | | | 5.4 | | 5.4 | | | | Voн | I <sub>OH</sub> = -24 mA | 4.5 V | 3.94 | | | 3.8 | | 3.8 | | V | | | 10H = -24 IIIA | 5.5 V | 4.94 | | | 4.8 | | 4.8 | | | | | $I_{OH} = -75 \text{ mA}^{\dagger}$ | 5.5 V | | | | 3.85 | | 3.85 | | | | | lo 50 uA | 4.5 V | | | 0.1 | | 0.1 | | 0.1 | | | | I <sub>OL</sub> = 50 μA | 5.5 V | | | 0.1 | | 0.1 | | 0.1 | | | VOL | la. 24 mA | 4.5 V | | | 0.36 | | 0.44 | | 0.44 | V | | | $I_{OL} = 24 \text{ mA}$ | 5.5 V | | | 0.36 | .4 | 0.44 | | 0.44 | | | | $I_{OL} = 75 \text{ mA}^{\dagger}$ | 5.5 V | | | | (0) | 1.65 | | 1.65 | | | lį | V <sub>I</sub> = V <sub>CC</sub> or GND | 5.5 V | | | ±0.1 | 200 | ±1 | | ±1 | μΑ | | loz | $V_O = V_{CC}$ or GND | 5.5 V | | | ±0.5 | B | ±5 | | ±5 | μΑ | | Icc | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | | 8 | | 80 | | 80 | μΑ | | ∆l <sub>CC</sub> ‡ | One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or GND | 5.5 V | . 3 | 100 | 0.9 | 0 | 1 | | 1 | mA | | Ci | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V | 2 73 | 3 | 1 | | | | | pF | | Co | V <sub>O</sub> = V <sub>CC</sub> or GND | 5 V | - | 12 | | | | | · | pF | <sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms. # timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1) | | | | T <sub>A</sub> = 2 | 25°C | 54ACT | 16823 | 74ACT | 16823 | UNIT | | |--------------------|------------------------|-------------------|--------------------|------|-------|-------|-------|-------|------|--| | | | | | | MIN | MAX | MIN | MAX | UNIT | | | fclock | Clock frequency | | 0 | 90 | 0 | 90 | 0 | 90 | MHz | | | tw. Pulse duration | | CLR low | 3.3 | | 3.3 | 1/2 | 3.3 | | ns | | | t <sub>W</sub> | ruise duration | CLK high or low | 5.5 5.5 | | 5.5 | | 115 | | | | | | | CLR inactive | 0.5 | | 0.5 | Q. | 0.5 | | | | | t <sub>su</sub> | Setup time before CLK↑ | Data | 7 | | 3 | | 7 | | ns | | | | | CLKEN low | 3.5 | | 3.5 | | 3.5 | | | | | ļ., | Hald time attended IV | Data | 0.5 | | 0.5 | | 0.5 | | ne | | | <sup>t</sup> h | Hold time after CLK↑ | CLKEN high or low | | | 2.5 | | 2.5 | | ns | | <sup>‡</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or VCC. ## 54ACT16823, 74ACT16823 **18-BIT BUS-INTERFACE FLIP-FLOPS** WITH 3-STATE OUTPUTS SCAS160A – APRIL 1991 – REVISED APRIL 1996 # switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | то | T, | ղ = 25°C | ; | 54ACT | 16823 | 74ACT | 16823 | UNIT | |------------------|---------|----------|-----|----------|------|-------|-------|-------|-------|------| | PARAWETER | (INPUT) | (OUTPUT) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | f <sub>max</sub> | | | 90 | | | 90 | 4 | 90 | | MHz | | <sup>t</sup> PLH | CLK | Q | 4.2 | 7.5 | 10.6 | 4.2 | 12.1 | 4.2 | 12.1 | nc | | t <sub>PHL</sub> | | γ | 4.8 | 8.3 | 11.5 | 4.8 | 12.9 | 4.8 | 12.9 | ns | | t <sub>PHL</sub> | CLR | Q | 3.4 | 7.3 | 11.2 | 3.4 | 12.5 | 3.4 | 12.5 | ns | | <sup>t</sup> PZH | ŌĒ | Q | 2.4 | 5.9 | 9.5 | 2.4 | 10.7 | 2.4 | 10.7 | 20 | | t <sub>PZL</sub> | OE | ά | 3.3 | 7.1 | 11.3 | 3.3 | 12.8 | 3.3 | 12.8 | ns | | <sup>t</sup> PHZ | ŌĒ | Q | 5.5 | 7.6 | 9.7 | 5.5 | 10.3 | 5.5 | 10.3 | 20 | | t <sub>PLZ</sub> | OE OE | Q | 4.6 | 6.7 | 8.8 | 4.6 | 9.4 | 4.6 | 9.4 | ns | ## operating characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ | | PARAMETER | TEST CO | TYP | UNIT | | | |-----------------|---------------------------------------------|------------------|-------------------------|---------------|----|-----| | <u> </u> | Power dissipation capacitance per flip-flop | Outputs enabled | C <sub>L</sub> = 50 pF, | f = 1 MHz | 42 | pF | | C <sub>pd</sub> | Power dissipation capacitance per hip-hop | Outputs disabled | CL = 30 pr, | 1 = 1 1011 12 | 24 | ріг | | | | N.COV | n.ch | | | | **VOLTAGE WAVEFORMS** SCAS160A - APRIL 1991 - REVISED APRIL 1996 ### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and jig capacitance. **VOLTAGE WAVEFORMS** - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_f = 3 \text{ ns}$ , $t_f = 3 \text{ ns}$ . - D. The outputs are measured one at a time with one input transition per measurement. Figure 1. Load Circuit and Voltage Waveforms ## PACKAGE OPTION ADDENDUM 18-Jul-2006 ### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | 74ACT16823DL | ACTIVE | SSOP | DL | 56 | 20 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | 74ACT16823DLG4 | ACTIVE | SSOP | DL | 56 | 20 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | 74ACT16823DLR | ACTIVE | SSOP | DL | 56 | 1000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | 74ACT16823DLRG4 | ACTIVE | SSOP | DL | 56 | 1000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | <sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. **Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## DL (R-PDSO-G\*\*) ### PLASTIC SMALL-OUTLINE PACKAGE ### **48 PINS SHOWN** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MO-118 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |--------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | Low Power Wireless | www.ti.com/lpw | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2006, Texas Instruments Incorporated