- Independent Registers and Enables for A and B Buses
- Multiplexed Real-Time and Stored Data
- Flow-Through Architecture Optimizes PCB Layout
- Center-Pin V<sub>CC</sub> and GND Configurations Minimize High-Speed Switching Noise
- *EPIC*<sup>™</sup> (Enhanced-Performance Implanted CMOS) 1-μm Process
- 500-mA Typical Latch-Up Immunity at 125°C

### description

This device consists of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the data bus or from the internal storage registers. Enable GAB and  $\overline{G}BA$  are provided to control the transceiver functions. SAB and SBA control pins are provided to select whether real-time or stored data is transferred. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. A low input level selects real-time data, and a high selects stored data. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the octal bus transceivers and r

| registers.                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| appropriate clock p<br>in the real-time transimultaneously ena<br>other data sources | data bus, or both, can be stored in the internal D flip-flops by low-to-high transitions at the ins (CAB or CBA), regardless of the select or enable control pins. When SAB and SBA are nsfer mode, it is also possible to store data without using the internal D-type flip-flops by abling GAB and $\overline{GBA}$ . In this configuration, each output reinforces its input. Thus, when all to the two sets of bus lines are at high impedance, each set of bus lines remains at its last |
| state.                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

The 74ACT11652 is characterized for operation from -40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC is a trademark of Texas Instruments Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1996, Texas Instruments Incorporated

### 74ACT11652 OCTAL BUS TRANSCEIVER AND REGISTER WITH 3-STATE OUTPUTS

SCAS087A - APRIL 1993 - REVISED APRIL 1996

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | DW PACKAGE<br>(TOP VIEW) |                                                                                                                       |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| GAB [ 1<br>A1 [ 2<br>A2 [ 3<br>A3 [ 4<br>A4 [ 5<br>GND [ 7<br>GND [ 7<br>GND [ 7<br>GND [ 7<br>GND [ 7<br>GND [ 10<br>A5 [ 10<br>A5 [ 10<br>A5 [ 10<br>A5 [ 10<br>A5 [ 10]<br>A5 | 1 18<br>2 17<br>3 16     | ] CAB<br>  SAB<br>  B1<br>  B2<br>  B3<br>  B4<br>  V <sub>CC</sub><br>  B5<br>  B6<br>  B7<br>  B8<br>  CBA<br>  SBA |  |  |  |  |  |







|     | FUNCTION TABLE |            |            |     |     |                          |                          |                                                   |  |  |  |  |  |
|-----|----------------|------------|------------|-----|-----|--------------------------|--------------------------|---------------------------------------------------|--|--|--|--|--|
|     |                | INF        | PUTS       | _   |     | DATA                     | 1/o†                     | OPERATION OR FUNCTION                             |  |  |  |  |  |
| GAB | GBA            | CAB        | CBA        | SAB | SBA | A1–A8                    | B1–B8                    | OPERATION OR FUNCTION                             |  |  |  |  |  |
| L   | Н              | H or L     | H or L     | Х   | Х   | loout                    | loout                    | Isolation                                         |  |  |  |  |  |
| L   | н              | $\uparrow$ | $\uparrow$ | X   | Х   | Input                    | Input                    | Store A and B data                                |  |  |  |  |  |
| Х   | Н              | $\uparrow$ | H or L     | Х   | Х   | Input                    | Unspecified <sup>†</sup> | Store A, hold B                                   |  |  |  |  |  |
| н   | н              | $\uparrow$ | $\uparrow$ | Х‡  | Х   | Input                    | Output                   | Store A in both registers                         |  |  |  |  |  |
| L   | Х              | H or L     | Ŷ          | Х   | Х   | Unspecified <sup>†</sup> | Input                    | Hold A, store B                                   |  |  |  |  |  |
| L   | L              | $\uparrow$ | $\uparrow$ | Х   | x‡  | Output                   | Input                    | Store B in both registers                         |  |  |  |  |  |
| L   | L              | Х          | Х          | Х   | L   | Quitout                  | loout                    | Real-time B data to A bus                         |  |  |  |  |  |
| L   | L              | Х          | H or L     | Х   | Н   | Output                   | Input                    | Stored B data to A bus                            |  |  |  |  |  |
| Н   | Н              | Х          | Х          | L   | Х   | loout                    | Quitout                  | Real-time A data to B bus                         |  |  |  |  |  |
| Н   | н              | H or L     | Х          | н   | х   | Input                    | Output                   | Stored A data to B bus                            |  |  |  |  |  |
| Н   | L              | H or L     | H or L     | н   | Н   | Output                   | Output                   | Stored A data to B bus and stored B data to A bus |  |  |  |  |  |

<sup>†</sup> The data-output functions may be enabled or disabled by various signals at the GAB or GBA inputs. Data-input functions are always enabled, i.e., data at the bus terminals is stored on every low-to-high transition on the clock inputs.



§ This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



### logic diagram (positive logic)



### absolute maximum rating over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub>                        |                  |              |            | –0.5 V to 7 V                             |
|--------------------------------------------------------|------------------|--------------|------------|-------------------------------------------|
| Input voltage range, VI (see Note 1                    | )                |              |            | $\dots$ –0.5 V to V <sub>CC</sub> + 0.5 V |
| Output voltage range, VO (see Not                      | e 1)             |              |            | –0.5 V to V <sub>CC</sub> + 0.5 V         |
| Input clamp current, $I_{IK}$ (V <sub>I</sub> < 0 or V | $(1 > V_{CC})$ . |              |            | ±20 mA                                    |
| Output clamp current, $I_{OK}$ ( $V_O < 0$             | or $V_O > V_CO$  | <u>c</u> )   |            | ±50 mA                                    |
| Continuous output current, Io (Vo                      | = 0 to $V_{CC}$  |              |            | ±50 mA                                    |
| Continuous current through V <sub>CC</sub> of          | GND              |              |            | ±200 mA                                   |
| Maximum power dissipation at T <sub>A</sub> =          | = 55°C (in st    | ill air) (se | ee Note 2) | 1.7 W                                     |
| Storage temperature range, Tstg                        |                  |              |            | –65°C to 150°C                            |

<sup>+</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils.

### recommended operating conditions (see Note 3)

|                       |                                                                       | MIN | MAX | UNIT |
|-----------------------|-----------------------------------------------------------------------|-----|-----|------|
| VCC                   | Supply voltage                                                        | 4.5 | 5.5 | V    |
| VIH                   | High-level input voltage                                              | 2   |     | V    |
| VIL                   | Low-level input voltage                                               |     | 0.8 | V    |
| VI                    | Input voltage                                                         | 0   | VCC | V    |
| VO                    | Output voltage                                                        | 0   | VCC | V    |
| ЮН                    | High-level output current                                             |     | -24 | mA   |
| IOL                   | Low-level output current                                              |     | 24  | mA   |
| $\Delta t / \Delta V$ | Input transition rise or fall rate                                    | 0   | 10  | ns/V |
| Т <sub>А</sub>        | Operating free-air temperature                                        | -40 | 85  | °C   |
| NOTE 3:               | Unused inputs must be held high or low to prevent them from floating. |     |     |      |



### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DA              | RAMETER       | тес                                    | Vcc                             | T <sub>A</sub> = 25°C |      |      | MIN  | MAX  | UNIT  |      |
|-----------------|---------------|----------------------------------------|---------------------------------|-----------------------|------|------|------|------|-------|------|
| ΓA              |               | TES                                    | ST CONDITIONS                   | *                     | MIN  | TYP  | MAX  |      | INIAA | UNIT |
|                 |               | I <sub>OH</sub> = - 50 μA              |                                 | 4.5 V                 | 4.4  |      |      | 4.4  |       |      |
| V <sub>OH</sub> |               | 10H = - 30 μA                          |                                 | 5.5 V                 | 5.4  |      |      | 5.4  |       |      |
|                 |               | I <sub>OH</sub> = - 24 mA              | 4.5 V                           | 3.94                  |      |      | 3.8  |      | V     |      |
|                 |               | OH = -24 IIIA                          | 5.5 V                           | 4.94                  |      |      | 4.8  |      |       |      |
|                 |               | I <sub>OH</sub> = - 75 mA <sup>†</sup> |                                 | 5.5 V                 |      |      |      | 3.85 |       |      |
|                 |               | 1a. 50.04                              |                                 | 4.5 V                 |      |      | 0.1  |      | 0.1   |      |
|                 |               | I <sub>OL</sub> = 50 μA                | 5.5 V                           |                       |      | 0.1  |      | 0.1  |       |      |
| VOL             |               | la. 24 mA                              |                                 |                       |      |      | 0.36 |      | 0.44  | V    |
|                 |               | I <sub>OL</sub> = 24 mA                | 5.5 V                           |                       |      | 0.36 |      | 0.44 |       |      |
|                 |               | $I_{OL} = 75 \text{ mA}^{\dagger}$     |                                 | 5.5 V                 |      |      |      |      | 1.65  |      |
| IOZ             | A or B ports‡ | $V_{O} = V_{CC} \text{ or } GND$       |                                 | 5.5 V                 |      |      | ±0.5 |      | ±5    | μA   |
| Ц               | GAB or GBA    | $V_I = V_{CC} \text{ or } GND$         |                                 | 5.5 V                 |      |      | ±0.1 |      | ±1    | μA   |
| ICC             |               | $V_I = V_{CC} \text{ or } GND,$        | IO = 0                          | 5.5 V                 | - 15 |      | 8    |      | 80    | μA   |
| ∆ICC§           | 3             | One input at 3.4 V,                    | Other inputs at GND or $V_{CC}$ | 5. <b>5</b> V         |      |      | 0.9  |      | 1     | mA   |
| Ci              | GAB or GBA    | $V_{I} = V_{CC}$ or GND                | R                               | 5 V                   | C    | 4.5  |      |      |       | pF   |
| Co              | A or B ports  | $V_{O} = V_{CC} \text{ or } GND$       | 36 3                            | 5 V                   |      | 12   |      |      |       | pF   |

<sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms.

For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current.
This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>.

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 2)

|                 | PARAMETER                                                                          | T <sub>A</sub> = 2 | 25°C | MIN             | MAX | UNIT |
|-----------------|------------------------------------------------------------------------------------|--------------------|------|-----------------|-----|------|
|                 | FARAIMETER                                                                         | MIN                | MAX  | <b>MIN</b><br>0 |     | UNIT |
| fclock          | Clock frequency                                                                    | 0                  | 105  | 0               | 105 | MHz  |
| tw              | Pulse duration, CAB or CBA high or low                                             | 4.8                |      | 4.8             |     | ns   |
| t <sub>su</sub> | t <sub>SU</sub> Setup time, A before CLK <sup>↑</sup> or B before CBA <sup>↑</sup> |                    |      | 4               |     | ns   |
| th              | Hold time, A after CAB↑ or B after CBA↑                                            | 2.5                |      | 2.5             |     | ns   |



# switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 2)

| PARAMETER        | FROM                    | то       | Т   | λ = 25°C | ;    | MIN | МАХ  | UNIT |
|------------------|-------------------------|----------|-----|----------|------|-----|------|------|
| FARAMETER        | (INPUT)                 | (OUTPUT) | MIN | TYP      | MAX  |     | WIAA | UNIT |
| f <sub>max</sub> |                         |          | 105 |          |      | 105 |      | MHz  |
| <sup>t</sup> PLH | A or B                  | B or A   | 3.8 | 7        | 9.9  | 3.8 | 11.1 | ns   |
| <sup>t</sup> PHL | AUB                     | BOIA     | 3.4 | 6.7      | 10.7 | 3.4 | 11.6 | 115  |
| <sup>t</sup> PLH | CBA or CAB              | A or B   | 5.4 | 8.4      | 11.8 | 5.4 | 13.1 | ns   |
| <sup>t</sup> PHL | CBA OF CAB              | AOIB     | 6.1 | 9.4      | 13.1 | 6.1 | 14.4 | 115  |
| <sup>t</sup> PLH | SBA or SAB <sup>†</sup> | A or B   | 2.8 | 6.2      | 10.1 | 2.8 | 11   | ns   |
| <sup>t</sup> PHL | with A or B high        | A OLD    | 5.5 | 8.7      | 12.1 | 5.5 | 13.3 | 115  |
| <sup>t</sup> PLH | SBA or SAB <sup>†</sup> | A or B   | 4.9 | 7.8      | 11   | 4.9 | 12.2 | ns   |
| <sup>t</sup> PHL | with A or B low         | A OLD    | 3.9 | 7.5      | 11.6 | 3.9 | 12.6 | 115  |
| <sup>t</sup> PZH | GBA                     | А        | 3.3 | 7.2      | 11.4 | 3.3 | 12.6 | ns   |
| <sup>t</sup> PZL | GBA                     | A        | 4.1 | 7.8      | 12.6 | 4.1 | 13.8 | 115  |
| <sup>t</sup> PHZ | GBA                     | А        | 5.2 | 7.2      | 9.3  | 5.2 | 9.9  | ns   |
| <sup>t</sup> PLZ | GBA                     | ~        | 4.8 | 6.7      | 8.6  | 4.8 | 9.3  | 115  |
| <sup>t</sup> PZH | GAB                     | в        | 5.1 | 9.1      | 13.4 | 5.1 | 15.2 | ns   |
| <sup>t</sup> PZL | GAD                     | - A 3    | 5.8 | 9.7      | 14.2 | 5.8 | 16.1 | 115  |
| <sup>t</sup> PHZ | GAB                     | в        | 3.4 | 6.8      | 9.7  | 3.4 | 10.3 | ns   |
| <sup>t</sup> PLZ |                         |          | 3.1 | 6        | 8.8  | 3.1 | 9.3  | 115  |

<sup>†</sup> These parameters are measured with the internal output state of the storage register opposite that of the bus input.

## operating characteristics, $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$

| PARAMETER |                                              |                 |                         | TEST CO     | NDITIONS        | TYP | UNIT |
|-----------|----------------------------------------------|-----------------|-------------------------|-------------|-----------------|-----|------|
|           |                                              | Outputs enabled | C <sub>1</sub> = 50 pF, | f = 1 MHz   | 59              | ъЕ  |      |
|           | Power dissipation capacitance per transceive |                 | Outputs disabled        | С[ = 50 рг, | I = I I V I I Z | 14  | рF   |



### 74ACT11652 OCTAL BUS TRANSCEIVER AND REGISTER WITH 3-STATE OUTPUTS

SCAS087A - APRIL 1993 - REVISED APRIL 1996



NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub> = 3 ns, t<sub>f</sub> = 3 ns.
- D. The outputs are measured one at a time with one input transition per measurement.

#### Figure 2. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Tt's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.



Copyright © 1998, Texas Instruments Incorporated