# OCTAL TRANSPARENT LATCH WITH 3-STATE OUTPUTS; OCTAL D-TYPE FLIP-FLOP WITH 3-STATE OUTPUT The SN54/74LS373 consists of eight latches with 3-state outputs for bus organized system applications. The flip-flops appear transparent to the data (data changes asynchronously) when Latch Enable (LE) is HIGH. When LE is LOW, the data that meets the setup times is latched. Data appears on the bus when the Output Enable (OE) is LOW. When OE is HIGH the bus output is in the high impedance state. The SN54/74LS374 is a high-speed, low-power Octal D-type Flip-Flop featuring separate D-type inputs for each flip-flop and 3-state outputs for bus oriented applications. A buffered Clock (CP) and Output Enable (OE) is common to all flip-flops. The SN54/74LS374 is manufactured using advanced Low Power Schottky technology and is compatible with all Motorola TTL families. - Eight Latches in a Single Package - · 3-State Outputs for Bus Interfacing - · Hysteresis on Latch Enable - Edge-Triggered D-Type Inputs - Buffered Positive Edge-Triggered Clock - Hysteresis on Clock Input to Improve Noise Margin - Input Clamp Diodes Limit High Speed Termination Effects #### **PIN NAMES** | | | HIGH | LOW | |-------------|--------------------------------------|--------------|---------------| | $D_0 - D_7$ | Data Inputs | 0.5 U.L. | 0.25 U.L. | | LE | Latch Enable (Active HIGH) Input | 0.5 U.L. | 0.25 U.L. | | <u>CP</u> | Clock (Active HIGH going edge) Input | 0.5 U.L. | 0.25 U.L. | | OE | Output Enable (Active LOW) Input | 0.5 U.L. | 0.25 U.L. | | $O_0 - O_7$ | Outputs (Note b) | 65 (25) U.L. | 15 (7.5) U.L. | #### NOTES - a) 1 TTL Units Load (U.L.) = 40 $\mu$ A HIGH/1.6 mA LOW. - b) The Output LOW drive factor is 7.5 U.L. for Military (54) and 25 U.L. for Commercial (74) Temperature Ranges. The Output HIGH drive factor is 25 U.L. for Military (54) and 65 U.L. for Commercial (74) Temperature Ranges. ## SN54/74LS373 SN54/74LS374 OCTAL TRANSPARENT LATCH WITH 3-STATE OUTPUTS; OCTAL D-TYPE FLIP-FLOP WITH 3-STATE OUTPUT LOW POWER SCHOTTKY ## **CONNECTION DIAGRAM DIP (TOP VIEW)** LOADING (Note a) # VCC 07 D7 D6 06 05 D5 D4 04 LE 20 19 18 17 16 15 14 13 12 11 SN54/74LS373 1 2 3 4 5 6 7 8 9 10 DE O<sub>0</sub> D<sub>0</sub> D<sub>1</sub> O<sub>1</sub> O<sub>2</sub> D<sub>2</sub> D<sub>3</sub> O<sub>3</sub> GND NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. SN54/74LS374 ## SN54/74LS373 • SN54/74LS374 ## **TRUTH TABLE** ### LS373 | D <sub>n</sub> | LE | OE | o <sub>n</sub> | |----------------|----|----|----------------| | Н | Ι | L | Ι | | L | Н | L | L | | Х | L | L | Q <sub>0</sub> | | Х | Х | Н | Z* | H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial Z = High Impedance | D <sub>n</sub> | LE | OE | o <sub>n</sub> | |----------------|----|----|----------------| | Н | 4 | L | Н | | L | ۲ | L | L | | Х | Х | Н | Z* | LS374 \* Note: Contents of flip-flops unaffected by the state of the Output Enable input (OE). ## **LOGIC DIAGRAMS** ### SN54LS/74LS373 SN54LS/74LS374 ## **GUARANTEED OPERATING RANGES** | Symbol | Parameter | | Min | Тур | Max | Unit | |-----------------|-------------------------------------|----------|-------------|------------|--------------|------| | VCC | Supply Voltage | 54<br>74 | 4.5<br>4.75 | 5.0<br>5.0 | 5.5<br>5.25 | V | | T <sub>A</sub> | Operating Ambient Temperature Range | 54<br>74 | -55<br>0 | 25<br>25 | 125<br>70 | °C | | ЮН | Output Current — High | 54<br>74 | | | -1.0<br>-2.6 | mA | | l <sub>OL</sub> | Output Current — Low | 54<br>74 | | | 12<br>24 | mA | ## SN54/74LS373 • SN54/74LS374 ## DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified) | | | | Limits | | | | | | |------------------|-----------------------------|--------|--------|-------|------|------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------| | Symbol | Parameter | | Min | Тур | Max | Unit | Tes | t Conditions | | VIH | Input HIGH Voltage | | 2.0 | | | V | Guaranteed Input HIGH Voltage for All Inputs | | | \/ <sub>11</sub> | Input LOW Voltage | 54 | | | 0.7 | V | Guaranteed Input | LOW Voltage for | | VIL | Input LOW Voltage | 74 | | | 0.8 | V | All Inputs | | | VIK | Input Clamp Diode Voltage | | | -0.65 | -1.5 | V | V <sub>CC</sub> = MIN, I <sub>IN</sub> = | -18 mA | | V | Output HIGH Voltage | 54 | 2.4 | 3.4 | | V | V <sub>CC</sub> = MIN, I <sub>OH</sub> = MAX, V <sub>IN</sub> = V <sub>IH</sub> | | | VOH | Output HIGH Voltage | 74 | 2.4 | 3.1 | | V | or V <sub>IL</sub> per Truth T | able | | V | Output LOW Voltage | 54, 74 | | 0.25 | 0.4 | V | I <sub>OL</sub> = 12 mA | V <sub>CC</sub> = V <sub>CC</sub> MIN,<br>V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> | | VOL | Output LOW Voltage | 74 | | 0.35 | 0.5 | V | I <sub>OL</sub> = 24 mA | per Truth Table | | lozh | Output Off Current HIGH | | | | 20 | μΑ | V <sub>CC</sub> = MAX, V <sub>Ol</sub> | <sub>T</sub> = 2.7 V | | lozL | Output Off Current LOW | | | | -20 | μΑ | V <sub>CC</sub> = MAX, V <sub>Ol</sub> | JT = 0.4 V | | 1 | Innut HICH Current | | | | 20 | μΑ | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 2.7 V | | | l IIH | Input HIGH Current | | | | 0.1 | mΑ | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 7.0 V | | | IIL | Input LOW Current | | | | -0.4 | mA | V <sub>C</sub> C = MAX, V <sub>IN</sub> = 0.4 V | | | los | Short Circuit Current (Note | e 1) – | | 3 | -130 | mA | V <sub>CC</sub> = MAX | | | Icc | Power Supply Current | | | | 40 | mA | V <sub>CC</sub> = MAX | | Note 1: Not more than one output should be shorted at a time, nor for more than 1 second. ## AC CHARACTERISTICS (T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5.0 V) | | | | Limits | | | | | | | |--------------------------------------|--------------------------------------|-----|----------|----------|-----|----------|----------|------|----------------------------------------------| | | | | LS373 | | | LS374 | | | | | Symbol | Parameter | Min | Тур | Max | Min | Тур | Max | Unit | Test Conditions | | fMAX | Maximum Clock Frequency | | | | 35 | 50 | | MHz | | | <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation Delay,<br>Data to Output | | 12<br>12 | 18<br>18 | | | | ns | C: _ 45 pE | | <sup>t</sup> PLH<br><sup>t</sup> PHL | Clock or Enable to Output | | 20<br>18 | 30<br>30 | | 15<br>19 | 28<br>28 | ns | $C_L = 45 \text{ pF},$<br>$R_L = 667 \Omega$ | | <sup>†</sup> PZH<br><sup>†</sup> PZL | Output Enable Time | | 15<br>25 | 28<br>36 | | 20<br>21 | 28<br>28 | ns | | | <sup>t</sup> PHZ<br><sup>t</sup> PLZ | Output Disable Time | | 12<br>15 | 20<br>25 | | 12<br>15 | 20<br>25 | ns | C <sub>L</sub> = 5.0 pF | ## AC SETUP REQUIREMENTS ( $T_A = 25$ °C, $V_{CC} = 5.0 \text{ V}$ ) | | | Limits | | | | | |----------------|-------------------|--------|-----|-------|-----|------| | | | LS373 | | LS374 | | | | Symbol | Parameter | Min | Max | Min | Max | Unit | | t <sub>W</sub> | Clock Pulse Width | 15 | | 15 | | ns | | t <sub>S</sub> | Setup Time | 5.0 | | 20 | | ns | | th | Hold Time | 20 | | 0 | | ns | ## **DEFINITION OF TERMS** SETUP TIME $(t_S)$ — is defined as the minimum time required for the correct logic level to be present at the logic input prior to LE transition from HIGH-to-LOW in order to be recognized and transferred to the outputs. HOLD TIME ( $t_h$ ) — is defined as the minimum time following the LE transition from HIGH-to-LOW that the logic level must be maintained at the input in order to ensure continued recognition. ## SN54/74LS373 ## AC WAVEFORMS Figure 1 Figure 2 Figure 3 ## **AC LOAD CIRCUIT** \* Includes Jig and Probe Capacitance. **SWITCH POSITIONS** | SYMBOL | SW1 | SW2 | |------------------|--------|--------| | <sup>t</sup> PZH | Open | Closed | | t <sub>PZL</sub> | Closed | Open | | t <sub>PLZ</sub> | Closed | Closed | | <sup>t</sup> PHZ | Closed | Closed | Figure 4 ## SN54/74LS374 ## AC WAVEFORMS Figure 5 Figure 7 ## **AC LOAD CIRCUIT** 逐步<sup>表现。</sup>Cn \* Includes Jig and Probe Capacitance. **SWITCH POSITIONS** | SYMBOL | SW1 | SW2 | |------------------|--------|--------| | <sup>t</sup> PZH | Open | Closed | | t <sub>PZL</sub> | Closed | Open | | t <sub>PLZ</sub> | Closed | Closed | | <sup>t</sup> PHZ | Closed | Closed | Figure 8 #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - 2. 3. - CONTROLLING DIMENSION: MILLIMETER. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER - SIDE. 5. 751D-01, AND -02 OBSOLETE, NEW STANDARD | | MILLIM | ETERS | INC | HES | | |-----|--------|-------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 12.65 | 12.95 | 0.499 | 0.510 | | | В | 7.40 | 7.60 | 0.292 | 0.299 | | | С | 2.35 | 2.65 | 0.093 | 0.104 | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | F | 0.50 | 0.90 | 0.020 | 0.035 | | | G | 1.27 | BSC | 0.050 BSC | | | | J | 0.25 | 0.32 | 0.010 | 0.012 | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | M | 0° | 7° | 0° | 7° | | | P | 10.05 | 10.55 | 0.395 | 0.415 | | | R | 0.25 | 0.75 | 0.010 | 0.029 | | ## Case 732-03 J Suffix 20-Pin Ceramic Dual In-Line ### Case 738-03 N Suffix 20-Pin Plastic #### NOTES: - LEADS WITHIN 0.25 mm (0.010) DIA., TRUE POSITION AT SEATING PLANE, AT MAXIMUM MATERIAL CONDITION. - 2. DIM TO CENTER OF LEADS WHEN FORMED PARALLEL. 3. DIM A AND B INCLUDES MENISCUS. | Mark . | | | | | |--------|----------|-------|-----------|-------| | 10 | MILLIM | ETERS | INC | HES | | DIM | MIN | MAX | MIN | MAX | | A | 23.88 | 25.15 | 0.940 | 0.990 | | В | 6.60 | 7.49 | 0.260 | 0.295 | | С | 3.81 | 5.08 | 0.150 | 0.200 | | D | 0.38 | 0.56 | 0.015 | 0.022 | | F | 1.40 | 1.65 | 0.055 | 0.065 | | G | 2.54 | BSC | 0.100 BSC | | | Н | 0.51 | 1.27 | 0.020 | 0.050 | | J | 0.20 | 0.30 | 0.008 | 0.012 | | K | 3.18 | 4.06 | 0.125 | 0.160 | | L | 7.62 BSC | | 0.300 | BSC | | M | 0° | 15° | 0° | 15° | | N | 0.25 | 1.02 | 0.010 | 0.040 | ## NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - CONTROLLING DIMENSION: INCH. - DIMENSION "L" TO CENTER OF LEAD WHEN FORMED PARALLEL. - 4. DIMENSION "B" DOES NOT INCLUDE MOLD - 5. 738-02 OBSOLETE, NEW STANDARD 738-03. | | MILLIM | ETERS | INC | HES | | |-----|----------|-------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 25.66 | 27.17 | 1.010 | 1.070 | | | В | 6.10 | 6.60 | 0.240 | 0.260 | | | С | 3.81 | 4.57 | 0.150 | 0.180 | | | D | 0.39 | 0.55 | 0.015 | 0.022 | | | E | 1.27 | BSC | 0.050 BSC | | | | F | 1.27 | 1.77 | 0.050 | 0.070 | | | G | 2.54 | BSC | 0.100 BSC | | | | J | 0.21 | 0.38 | 0.008 | 0.015 | | | K | 2.80 | 3.55 | 0.110 | 0.140 | | | L | 7.62 BSC | | 0.300 BSC | | | | M | 0° | 15° | 0° | 15° | | | N | 0.51 | 1.01 | 0.020 | 0.040 | | Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and "" are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. ## **Literature Distribution Centers:** USA: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. EUROPE: Motorola Ltd.; European Literature Centre; 88 Tanners Drive, Blakelands, Milton Keynes, NJAPAN: Nippon Motorola Ltd.; 4-32-1, Nishi-Gotanda, Shinagawa-ku, Tokyo 141, Japan. ASIA PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Center, No. 2 Dai King Street, Ta | SYMBOL | SW1 | SW2 | |------------------------------------------|--------|--------| | tPZH<br>MK14.5BP England | Open | Closed | | tPZL | Closed | Open | | a <del>Po Industrial Estat</del><br>tPLZ | Closed | Closed |