## INTEGRATED CIRCUITS



Product specification Supersedes data of 1996 Aug 13 IC23 Data Handbook 1998 Feb 19



### 74LVT534

#### **FEATURES**

- 3-State outputs for bus interfacing
- Common output enable
- TTL input and output switching levels
- Input and output interface capability to systems at 5V supply
- Bus-hold data inputs eliminate the need for external pull-up resistors to hold unused inputs
- Live insertion/extraction permitted
- No bus current loading when output is tied to 5V bus
- Power-up 3-State
- Power-up reset
- Latch-up protection exceeds 500mA per JEDEC Std 17
- ESD protection exceeds 2000V per MIL STD 883 Method 3015 and 200V per Machine Model

#### QUICK REFERENCE DATA

#### DESCRIPTION

The LVT534 is a high-performance BiCMOS product designed for V<sub>CC</sub> operation at 3.3V.

This device is an 8-bit, edge triggered register coupled to eight 3-State output buffers. The two sections of the device are controlled independently by the clock (CP) and Output Enable (OE) control gates. The state of each D input (one set-up time before the Low-to-High clock transition) is transferred to the corresponding flip-flop's Q output.

The 3-State output buffers are designed to drive heavily loaded 3-State buses, MOS memories, or MOS microprocessors. The active-Low Output Enable (OE) controls all eight 3-State buffers independent of the clock operation.

When  $\overline{OE}$  is Low, the stored data appears at the outputs. When  $\overline{OE}$ is High, the outputs are in the High-impedance "off" state, which means they will neither drive nor load the bus.

|                                      |                               | A A M                                                   |            |      |
|--------------------------------------|-------------------------------|---------------------------------------------------------|------------|------|
| SYMBOL                               | PARAMETER                     | CONDITIONS<br>T <sub>amb</sub> = 25°C; GND = <b>0</b> V | TYPICAL    | UNIT |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CP to Qn | $C_L = 50 pF;$<br>V <sub>CC</sub> = 3.3V                | 3.0<br>3.5 | ns   |
| CIN                                  | Input capacitance             | $V_1 = 0V \text{ or } 3.0V$                             | 4          | pF   |
| C <sub>OUT</sub>                     | Output capacitance            | Outputs disabled;<br>V <sub>I/O</sub> = 0V or 3.0V      | 7          | pF   |
| I <sub>CCZ</sub>                     | Total supply current          | Outputs disabled;<br>V <sub>CC</sub> = 3.6V             | 0.13       | mA   |

#### ORDERING INFORMATION

| PACKAGES                    | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | NORTH AMERICA | DWG NUMBER |
|-----------------------------|-------------------|-----------------------|---------------|------------|
| 20-Pin Plastic SOL          | -40°C to +85°C    | 74LVT534 D            | 74LVT534 D    | SOT163-1   |
| 20-Pin Plastic SSOP Type II | -40°C to +85°C    | 74LVT534 DB           | 74LVT534 DB   | SOT339-1   |
| 20-Pin Plastic TSSOP Type I | –40°C to +85°C    | 74LVT534 PW           | 74LVT534PW DH | SOT360-1   |

#### **PIN CONFIGURATION**



#### LOGIC SYMBOL



### 74LVT534

### LOGIC SYMBOL (IEEE/IEC)



### **FUNCTION TABLE**

| 1      | NPUT                            | 6       | INTERNAL | OUTPUTS                         |                         |   |
|--------|---------------------------------|---------|----------|---------------------------------|-------------------------|---|
| OE     | СР                              | Dn      | REGISTER | $\overline{Q}0 - \overline{Q}7$ |                         | N |
| L      | $\stackrel{\wedge}{\leftarrow}$ | l<br>h  | L<br>H   | H                               | Latch and read register |   |
| L      | ¢                               | Х       | NC       | NC                              | Hold                    |   |
| H<br>H | $\stackrel{}{\uparrow}$         | X<br>Dn | NC<br>Dn | Z                               | Disable<br>outputs      |   |

#### LOGIC DIAGRAM

#### D0 D1 D2 D3 D4 D5 D6 D7 2 3 4 5 6 7 8 9 D D D D D D D D CP Q 11 OE 19 18 17 16 15 14 13 12 Q0 Q1 Q2 Q3 Q4 **Q**5 <u>Q6</u> Q7 SV00168

#### **PIN DESCRIPTION**

| PIN NUMBER                    | SYMBOL          | FUNCTION                               |
|-------------------------------|-----------------|----------------------------------------|
| 1                             | ŌĒ              | Output enable input (active-Low)       |
| 3, 4, 7, 8,<br>13, 14, 17, 18 | D0-D7           | Data inputs                            |
| 2, 5, 6, 9,<br>12, 15, 16, 19 | <u>Q</u> 0-Q7   | Inverting 3-State outputs              |
| 11                            | СР              | Clock pulse input (active rising edge) |
| 10                            | GND             | Ground (0V)                            |
| 20                            | V <sub>CC</sub> | Positive supply voltage                |

No. Se at M

High voltage level High voltage level one set-up time prior to the Low-to-High clock transition

- Low voltage level Low voltage level one set-up time prior to the Low-to-High clock transition
- NC= No change
- X Z ↑↑ = Don't care
  - = High impedance "off" state
  - =
  - Low-to-High clock transition not a Low-to-High clock transition

### 74LVT534

#### ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>

| SYMBOL           | PARAMETER CONDITIONS           |                             | RATING       | UNIT |
|------------------|--------------------------------|-----------------------------|--------------|------|
| V <sub>CC</sub>  | DC supply voltage              |                             | -0.5 to +4.6 | V    |
| I <sub>IK</sub>  | DC input diode current         | V <sub>1</sub> < 0          | -50          | mA   |
| VI               | DC input voltage <sup>3</sup>  |                             | -0.5 to +7.0 | V    |
| I <sub>OK</sub>  | DC output diode current        | V <sub>O</sub> < 0          | -50          | mA   |
| V <sub>OUT</sub> | DC output voltage <sup>3</sup> | Output in Off or High state | -0.5 to +7.0 | V    |
|                  |                                | Output in Low state         | 128          |      |
| IOUT             | DC output current              | Output in High state        | -64          | - mA |
| T <sub>stg</sub> | Storage temperature range      |                             | -65 to 150   | °C   |

NOTES:

 Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction 2.

temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C.
 The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

50

20

4

#### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL              | MBOL PARAMETER                                                         | LIM | ITS | UNIT |
|---------------------|------------------------------------------------------------------------|-----|-----|------|
| STMBOL              |                                                                        | MIN | MAX |      |
| V <sub>CC</sub>     | DC supply voltage                                                      | 2.7 | 3.6 | V    |
| VI                  | Input voltage                                                          | 0   | 5.5 | V    |
| V <sub>IH</sub>     | High-level input voltage                                               | 2.0 |     | V    |
| V <sub>IL</sub>     | Input voltage                                                          |     | 0.8 | V    |
| I <sub>ОН</sub>     | High-level output current                                              |     | -32 | mA   |
| lai                 | Low-level output current                                               |     | 32  | mA   |
| IOL                 | Low-level output current; current duty cycle $\leq$ 50%, f $\geq$ 1kHz |     | 64  |      |
| $\Delta t/\Delta v$ | Input transition rise or fall rate; outputs enabled                    |     | 10  | ns/V |
| T <sub>amb</sub>    | Operating free-air temperature range                                   | -40 | +85 | °C   |

Product specification

### 3.3V Octal D-type flip-flop, inverting (3-State)

### 74LVT534

### DC ELECTRICAL CHARACTERISTICS

|                    |                                                              |                                                                                                    |                      | LIMITS               |      | UNIT |
|--------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------|----------------------|------|------|
| SYMBOL             | PARAMETER                                                    | TEST CONDITIONS                                                                                    | Temp =               | -40°C to +           | 85°C |      |
|                    |                                                              |                                                                                                    | MIN                  | TYP <sup>1</sup>     | MAX  |      |
| V <sub>IK</sub>    | Input clamp voltage                                          | $V_{CC} = 2.7V; I_{IK} = -18mA$                                                                    |                      | -0.9                 | -1.2 | V    |
|                    |                                                              | $V_{CC} = 2.7$ to 3.6V; $I_{OH} = -100\mu A$                                                       | V <sub>CC</sub> -0.2 | V <sub>CC</sub> -0.1 |      |      |
| V <sub>OH</sub>    | High-level output voltage                                    | V <sub>CC</sub> = 2.7V; I <sub>OH</sub> = -8mA                                                     | 2.4                  | 2.5                  |      | V    |
|                    |                                                              | $V_{CC} = 3.0V; I_{OH} = -32mA$                                                                    | 2.0                  | 2.2                  |      | 1    |
|                    |                                                              | V <sub>CC</sub> = 2.7V; I <sub>OL</sub> = 100μA                                                    |                      | 0.1                  | 0.2  |      |
|                    |                                                              | $V_{CC} = 2.7V; I_{OL} = 24mA$                                                                     |                      | 0.3                  | 0.5  | 1    |
| V <sub>OL</sub>    | Low-level output voltage                                     | V <sub>CC</sub> = 3.0V; I <sub>OL</sub> = 16mA                                                     |                      | 0.25                 | 0.4  | V    |
|                    |                                                              | V <sub>CC</sub> = 3.0V; I <sub>OL</sub> = 32mA                                                     |                      | 0.3                  | 0.5  | 1    |
|                    |                                                              | $V_{CC} = 3.0V; I_{OL} = 64mA$                                                                     |                      | 0.4                  | 0.55 | 1    |
| V <sub>RST</sub>   | Power-up output low voltage <sup>5</sup>                     | $V_{CC}$ = 3.6V; I <sub>O</sub> = 1mA; V <sub>I</sub> = GND or V <sub>CC</sub>                     |                      | 0.13                 | 0.55 | V    |
|                    |                                                              | $V_{CC} = 0 \text{ or } 3.6 \text{V}; \text{ V}_{\text{I}} = 5.5 \text{V}$                         |                      | 1                    | 10   |      |
| I.                 | Input leakage current                                        | $V_{CC} = 3.6V; V_I = V_{CC} \text{ or GND}$ Control pins                                          |                      | ±0.1                 | ±1   | μA   |
| łı                 | input leakage current                                        | $V_{CC} = 3.6V; V_I = V_{CC}$ Data pins <sup>4</sup>                                               |                      | 0.1                  | 1    | μΑ   |
|                    |                                                              | $V_{CC} = 3.6V; V_{I} = 0$                                                                         |                      | -1                   | -5   | 1    |
| I <sub>OFF</sub>   | Output off current                                           | $V_{CC} = 0V; V_{I} \text{ or } V_{O} = 0 \text{ to } 4.5V$                                        |                      | 1                    | ±100 | μΑ   |
|                    |                                                              | V <sub>CC</sub> = 3V; V <sub>I</sub> = 0.8V                                                        | 75                   | 150                  |      |      |
| I <sub>HOLD</sub>  | Bus Hold current A inputs <sup>7</sup>                       | $V_{CC} = 3V; V_1 = 2.0V$                                                                          | -75                  | -150                 |      | μA   |
|                    |                                                              | $V_{CC} = 0V \text{ to } 3.6V; V_{CC} = 3.6V$                                                      | ±500                 |                      |      | 1    |
| $I_{EX}$           | Current into an output in the High state when $V_O > V_{CC}$ | $V_0 = 5.5V; V_{CC} = 3.0V$                                                                        |                      | 60                   | 125  | μA   |
| I <sub>PU/PD</sub> | Power up/down 3-State output current <sup>3</sup>            | $V_{CC} \le 1.2V$ ; $V_{O} = 0.5V$ to $V_{CC}$ ; $V_{I} = GND$ or $V_{CC}$ ;<br>OE/OE = Don't care |                      | 1                    | ±100 | μA   |
| I <sub>OZH</sub>   | 3-State output High current                                  | $V_{CC}$ = 3.6V; $V_{O}$ = 3V; $V_{I}$ = $V_{IL}$ or $V_{IH}$                                      |                      | 1                    | 5    | μΑ   |
| I <sub>OZL</sub>   | 3-State output Low current                                   | $V_{CC} = 3.6V; V_{O} = 0.5V; V_{I} = V_{IL} \text{ or } V_{IH}$                                   |                      | 1                    | -5   | μΑ   |
| I <sub>CCH</sub>   |                                                              | $V_{CC}$ = 3.6V; Outputs High, $V_I$ = GND or $V_{CC}$ , $I_O$ = 0                                 |                      | 0.13                 | 0.19 |      |
| I <sub>CCL</sub>   | Quiescent supply current <sup>3</sup>                        | $V_{CC}$ = 3.6V; Outputs Low, $V_{I}$ = GND or $V_{CC}$ , $I_{O}$ = 0                              |                      | 3                    | 12   | mA   |
| I <sub>CCZ</sub>   |                                                              | $V_{CC}$ = 3.6V; Outputs Disabled; $V_{I}$ = GND or $V_{CC,}$ $I_{O}$ = $0^{6}$                    |                      | 0.13                 | 0.19 |      |
| $\Delta I_{CC}$    | Additional supply current per input pin <sup>2</sup>         | $V_{CC}$ = 3V to 3.6V; One input at $V_{CC}$ -0.6V,<br>Other inputs at $V_{CC}$ or GND             |                      | 0.1                  | 0.2  | mA   |

NOTES:

1. All typical values are at  $V_{CC} = 3.3V$  and  $T_{amb} = 25^{\circ}C$ . 2. This is the increase in supply current for each input at the specified voltage level other than  $V_{CC}$  or GND 3. This parameter is valid for any  $V_{CC}$  between 0V and 1.2V with a transition time of up to 10msec. From  $V_{CC} = 1.2V$  to  $V_{CC} = 3.3V \pm 0.3V$  a

transition time of 100μsec is permitted. This parameter is valid for T<sub>amb</sub> = 25°C only.
Unused pins at V<sub>CC</sub> or GND.
For valid test results, data must not be loaded into the flip-flops (or latches) after applying power.

6.  $I_{CCZ}$  is measured with outputs pulled to  $V_{CC}$  or down to GND. 7. This is the bus hold overdrive current required to force the input to the opposite logic state.

#### **AC CHARACTERISTICS**

GND = 0V,  $t_R = t_F = 2.5ns$ ,  $C_L = 50pF$ ,  $R_L = 500\Omega$ ;  $T_{amb} = -40^{\circ}C$  to +85°C.

|                                      |                                                |          | LIMITS     |                         |            |                   |            |      |
|--------------------------------------|------------------------------------------------|----------|------------|-------------------------|------------|-------------------|------------|------|
| SYMBOL                               | PARAMETER                                      | WAVEFORM | Vc         | <sub>C</sub> = 3.3V ± 0 | .3V        | V <sub>CC</sub> : | = 2.7V     | UNIT |
|                                      |                                                |          | MIN        | TYP <sup>1</sup>        | MAX        | MIN               | MAX        |      |
| f <sub>MAX</sub>                     | Maximum clock frequency                        | 1        | 100        | 150                     |            | 100               |            | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CP to Qn                  | 1        | 1.7<br>2.2 | 3.0<br>3.5              | 4.6<br>4.9 |                   | 5.4<br>5.2 | ns   |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time<br>to High and Low level    | 3<br>4   | 1.7<br>1.7 | 3.2<br>3.3              | 5.4<br>5.5 |                   | 7.0<br>5.6 | ns   |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time<br>from High and Low level | 3<br>4   | 2.1<br>2.1 | 3.5<br>3.4              | 3.0<br>4.8 |                   | 5.3<br>4.6 | ns   |

NOTE:

1. All typical values are at  $V_{CC} = 3.3V$  and  $T_{amb} = 25^{\circ}C$ .

### 74LVT534

AC SETUP REQUIREMENTS GND = 0V,  $t_R = t_F = 2.5ns$ ,  $C_L = 50pF$ ,  $R_L = 500\Omega$ ;  $T_{amb} = -40^{\circ}C$  to +85°C.

| SYMBOL                                   | PARAMETER                         | WAVEFORM | V <sub>CC</sub> = 3.3 | $3V \pm 0.3V$ | V <sub>CC</sub> = 2.7V | UNIT |
|------------------------------------------|-----------------------------------|----------|-----------------------|---------------|------------------------|------|
|                                          |                                   |          | MIN                   | ТҮР           | MIN                    |      |
| t <sub>S</sub> (H)<br>t <sub>S</sub> (L) | Setup time, High or Low, Dn to CP | 2        | 2.0<br>2.6            | 1.0<br>1.3    | 2.0<br>3.2             | ns   |
| T <sub>H</sub> (H)<br>T <sub>H</sub> (L) | Hold time, High or Low, Dn to CP  | 2        | 0<br>0                | -1.3<br>-0.9  | 0<br>0                 | ns   |
| T <sub>W</sub> (H)<br>T <sub>W</sub> (L) | CP pulse width High or Low        | 1        | 1.5<br>4.2            | 0.8<br>3.0    | 1.5<br>5.0             | ns   |

#### **AC WAVEFORMS**

 $V_{\rm M} = 1.5$ V,  $V_{\rm IN} =$  GND to 2.7V



Waveform 1. Propagation Delay, Clock Input to Output, Clock Pulse Width, and Maximum Clock Frequency



Waveform 2. Data Setup and Hold Times







Waveform 4. 3-State Output Enable Time to Low Level and Output Disable Time from Low Level

### 74LVT534

#### TEST CIRCUIT AND WAVEFORM





### SO20:

1998 Feb 19

SOT163-1

075E04

MS-013AC

E

 $\odot$ 

95-01-24

74LVT534





74LVT534



SOT360-1

MO-153AC

74LVT534

93-06-16

95-02-04

 $\odot$ 

E

#### Product specification

# 3.3V Octal D-type flip-flop; inverting (3-State)

74LVT534

NOTES



### 74LVT534

#### Data sheet status

| Data sheet<br>status      | Product<br>status | Definition <sup>[1]</sup>                                                                                                                                                                                                                                       |
|---------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development       | This data sheet contains the design target or goal specifications for product development.<br>Specification may change in any manner without notice.                                                                                                            |
| Preliminary specification | Qualification     | This data sheet contains preliminary data, and supplementary data will be published at a later date.<br>Philips Semiconductors reserves the right to make chages at any time without notice in order to<br>improve design and supply the best possible product. |
| Product specification     | Production        | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                            |

[1] Please consult the most recently issued datasheet before initiating or completing a design.

#### Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### Disclaimers

Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A.

print code Document order number:

PHILIPS

Date of release: 05-96 9397-750-03536

Let's make things better.

