**SDLS172** 

- Three-State, 4 Bit. Cascadable, Parallel-In, Parallel-Out Registers
- 'LS395A Offers Three Times the Sink-Current Capability of 'LS395
- Low Power Dissipation . . . 75 mW Typical (Enabled)
- Applications: N-Bit Serial-To-Parallel Converter N-Bit Parallel-To-Serial Converter N-Bit Storage Register

#### description

These 4-bit registers feature parallel inputs, parallel outputs, and clock (CLK), serial (SER), load shift (LD/ $\overline{SH}$ ), output control (OC) and direct overriding clear ( $\overline{CLR}$ ) inputs.

Shifting is accomplished when the load/shift control is low. Parallel loading is accomplished by applying the four bits of data and taking the load/shift control input high. The data is loaded into the associated flip-flops and appears at the outputs after the high-to-low transition of the clock input. During parallel loading, the entry of serial data is inhibited.

When the output control is low, the normal logic levels of the four outputs are available for driving the loads or bus lines. The outputs are disabled independently from the level of the clock by a high logic level at the output control input. The outputs then present a high impedance and neither load nor drive the bus line; however, sequential operation of the registers is not affected. During the high-impedance mode, the output at  $\Omega_D'$  is still available for cascading.

#### logic symbol<sup>†</sup>

|              | SRG4       |             |                        |
|--------------|------------|-------------|------------------------|
| CLR (1)      | R          |             |                        |
| oc (9)       | EN4        |             |                        |
| LD/SH (7)    | M1 (LOAD)  |             |                        |
|              | M2 (SHIFT) |             |                        |
| CLK (10)     | ≥C3/2-     |             |                        |
| SER (2)      | 2,3D       |             |                        |
| A (3)        | 1,3D       | 4⊳⊽         | (15)<br>Q <sub>A</sub> |
| <u>в (4)</u> | 1,3D       |             | (14) OB                |
| c (5)        | 1,3D       | <b>4</b> ⊳∇ | (13) QC                |
| D <u>(6)</u> | 1,3D       | 4⊳⊽         | (12) QD<br>(11) QD'    |

<sup>†</sup>This symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12.

Pin numbers shown are for D, J, N, and W packages.





| SN54LS395A J OR W PACKAGE  |  |
|----------------------------|--|
| SN74LS395A D OR N PACKAGE  |  |
| (TOP VIEW)                 |  |
|                            |  |
| SER 2 15 0 <sub>A</sub>    |  |
|                            |  |
| $B \Box 4$ 13 $\Box Q_{C}$ |  |

| в     | Ц4         | 13 L C   |   |
|-------|------------|----------|---|
| C     |            | 12 QD    |   |
| D     | 6          | 11 🗋 QD  |   |
| LD/SH | <u>[</u> 7 | 10 🗍 CLK | ( |
| GND   | Пe         | 9 🗋 🔂    |   |





NC - No internal connection

SN54LS395A . . . J OR W PACKAGE

OCTOBER 1976 - REVISED MARCH 1988





|     |       | INPUTS |     |    |    |    |    | 3-51           | ATE             | OUTP            | UTS             | CASCAD          |
|-----|-------|--------|-----|----|----|----|----|----------------|-----------------|-----------------|-----------------|-----------------|
| CLR | LD/SH | CLK    | SER | PΔ | RA | LL | EL |                | ~               | -               | -               | OUTPUT          |
|     | LUISH | LLA    | JEH | A  | 8  | С  | D  | Ω <sub>A</sub> | σB              | αc              | ۵D              | QD'             |
| L   | ×     | X      | x   | X  | Х  | Х  | х  | L              | L               | Ļ               | L               | L               |
| н   | н     | н      | х   | x  | х  | х  | х  | QA0            | QB0             | Q <sub>C0</sub> | Q <sub>D0</sub> | 0 <sub>D0</sub> |
| н   | н     | L      | х   | а  |    | с  |    | a              | ь               | c               | d               | d               |
| н   | L     | н      | x   | X  | х  | х  | х  | QA0            | 080             | a <sub>co</sub> | a <sub>D0</sub> | Ω <sub>D0</sub> |
| н   | L     | ↓ ↓    | н   | X  | х  | х  | х  | н              | QAn             | QBn             | a <sub>Cn</sub> |                 |
| н   | L     | 1      | L   | X  | х  | х  | X  | 1              | a <sub>An</sub> |                 |                 | a <sub>Cn</sub> |

#### FUNCTION TABLE

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1)                        | · · · · · · · · · · · · · · · · · · ·  |
|---------------------------------------------------------------------|----------------------------------------|
| Input voltage                                                       |                                        |
| Operating free-air temperature range: SN54LS395A .                  |                                        |
| SN74LS395A                                                          | •••••••••••••••••••••••••••••••••••••• |
| Storage temperature range                                           | -65°C to 150°C                         |
| NOTE 1: Voltage values are with respect to network ground terminal. | ~ O *                                  |

C

#### recommended operating conditions

|                                                           |                                                                   | SN54LS395A |     |      | SN74LS395A |     |      |     |
|-----------------------------------------------------------|-------------------------------------------------------------------|------------|-----|------|------------|-----|------|-----|
|                                                           |                                                                   | MIN        | NOM | МАХ  | MIN        | NOM | MAX  |     |
| Supply voltage, VCC                                       |                                                                   | 4.5        | 5   | 5.5  | 4.75       | 5   | 5.25 | v   |
| High-level output current, IOH                            | Q <sub>A</sub> , Q <sub>B</sub> , Q <sub>C</sub> , Q <sub>D</sub> |            |     | -1   | 1          |     | -2.6 | mA  |
| ringinieven output current, TUH                           | OD.                                                               |            |     | -400 |            |     | -400 | μA  |
| Low-level output current, IOL                             | QA, QB, QC, QD                                                    |            |     | 12   |            |     | 24   | mA  |
|                                                           | QD,                                                               |            |     | 4    | _          |     | 8    | mA  |
| Clock frequency, fclock                                   |                                                                   | 0          |     | 30   | 0          |     | 30   | MHz |
| Width of clock pulse, tw(clock)                           |                                                                   | 16         |     |      | 16         |     |      | ns  |
| Setup time, high-level or low-level data, t <sub>su</sub> | LD/SH                                                             | 40         |     |      | 40         | -   |      | 1   |
|                                                           | All other inputs                                                  | 20         | ·   |      | 20         |     |      | ns  |
| Hold time, high-level or low-level data, th               |                                                                   | 10         |     |      | 10         |     |      | ns  |
| Operating free-air temperature, TA                        |                                                                   | -55        |     | 125  | 0          |     | 70   | °c  |



#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                  |                                           | TEST CONDITIONS <sup>†</sup>               |                                 |                                                                      | St   | v54LS39 | 95A  | S    |      |      |      |
|------------------|-------------------------------------------|--------------------------------------------|---------------------------------|----------------------------------------------------------------------|------|---------|------|------|------|------|------|
| PARAMETÉR        |                                           |                                            |                                 |                                                                      | MIN  | түр‡    | MAX  | MIN  | TYP‡ | MAX  | UNIT |
| VIH              | High-level input voltage                  |                                            |                                 |                                                                      | 2    |         |      | 2    |      |      | V    |
| VIL              | Low-level input voltage                   |                                            |                                 |                                                                      |      |         | 0.7  |      |      | 0.8  | V    |
| VIK              | Input clamp voltage                       | V <sub>CC</sub> = MIN,                     | l  = -18 mA                     |                                                                      |      |         | -1.5 |      |      | -1.5 | V    |
| ∨он              | High-level output voltage                 | Vcc = MIN,                                 | VIH = 2 V,                      | 0 <sub>A</sub> , 0 <sub>B</sub> ,<br>0 <sub>C</sub> , 0 <sub>D</sub> | 2.4  | 3.4     |      | 2.4  | 3.1  |      | v    |
|                  |                                           | VIL~VIL max,                               | VIL = VIL max, IOH = MAX        |                                                                      | 2.5  | 3.4     |      | 2.7  | 3,4  |      | V    |
|                  | V <sub>CC</sub> = MIN,                    | Q <sub>A</sub> , Q <sub>B</sub> ,          | 1 <sub>OL</sub> = 12 mA         |                                                                      | 0.25 | 0.4     |      | 0.25 | 0.4  | v    |      |
|                  | Low-level output voltage                  | VIL = VIL max,                             | a <sub>c</sub> , a <sub>D</sub> | I <sub>OL</sub> = 24 mA                                              |      |         |      |      | 0.35 | 0.5  | ) Č  |
| VOL              | Cow-rever on that vortage                 | Vін = 2 V                                  | 0 <sub>D'</sub>                 | IOL = 4 mA                                                           |      | 0.25    | 0.4  |      | 0.25 | 0.4  | V    |
|                  |                                           | VIH - 2 V                                  |                                 | 10L = 8 mA                                                           |      |         |      |      | 0.35 | 0.5  | L. – |
| 1                | Off-state output current,                 | V <sub>CC</sub> = MAX, V <sub>IH</sub> = 2 | ViH ≈ 2 V,                      | Q <sub>A</sub> , Q <sub>B</sub> ,                                    |      | 20      |      |      |      | 20   | μА   |
| <sup>I</sup> OZH | high-level voltage applied                | V <sub>0</sub> = 2.7 V                     |                                 | a <sub>c</sub> , a <sub>D</sub>                                      |      |         | 20   |      |      |      |      |
| 1                | Off-state output current,                 | V <sub>CC</sub> = MAX,                     | V <sub>IH</sub> = 2 V,          | 0 <sub>A</sub> , 0 <sub>B</sub> ,                                    |      |         | -20  |      |      | -20  | μA   |
| IOZL             | low-level voltage applied                 | Vo = 0.4 V                                 |                                 | 0 <sub>C</sub> , 0 <sub>D</sub>                                      |      | 3       | -10  |      |      |      |      |
| ц                | Input current at<br>maximum input voltage | V <sub>CC</sub> = MAX,                     | V  = 7 V                        | - 4                                                                  | J.   | 76      | 0.1  |      |      | 0.1  | mA   |
| hΗ               | High-level input current                  | V <sub>CC</sub> ≖MAX,                      | Vi ≈ 2.7 V                      | A XE                                                                 |      |         | 20   |      |      | 20   | μA   |
| ΠL               | Low-level input current                   | VCC = MAX,                                 | VI = 0.4 V                      | 0 3                                                                  |      |         | -0.4 |      |      | -0.4 | mA   |
| IOS              | Short-circuit output current§             | VCC = MAX                                  |                                 | Q <sub>A</sub> , Q <sub>B</sub> ,<br>Q <sub>C</sub> , Q <sub>D</sub> | -30  |         | -130 | -30  |      | -130 | mA   |
|                  |                                           |                                            |                                 | QD                                                                   | -20  |         | -100 | -20  |      | -100 | mA   |
| 100              | Supply current                            | VCC = MAX,                                 | See Note 2                      | Condition A                                                          |      | 22      | 34   |      | 22   | 34   | mA   |
| ICC              | auppry current                            | VCC - WIMA                                 | OFE LADIE Z                     | Condition B                                                          |      | 21      | 31   |      | 21   | 31   |      |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup>All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C.

§ Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

NOTE 2: 1<sub>CC</sub> is measured with the outputs open, the serial input and mode control at 4.5 V, and the data inputs grounded under the following conditions:

A. Output control at 4.5 V and a momentary 3 V, then ground, applied to clock input.

B. Output control and clock input grounded.

### switching characteristics, V\_{CC} = 5 V, T<sub>A</sub> = 25° C

|                  | PARAMETER                                                   | TEST CONDITIONS                                                          | MIN | ТҮР | MAX | UNIT |
|------------------|-------------------------------------------------------------|--------------------------------------------------------------------------|-----|-----|-----|------|
| fmax             | Maximum clock frequency                                     | See Note 3.                                                              | 30  | 45  |     | MHz  |
| tPHL             | Propagation delay time, high-to-low-level output from clear | $\Box_A, Q_B, Q_C, Q_D $ outputs:                                        |     | 22  | 35  | ns   |
| <b>tPLH</b>      | Propagation delay time, low-to-high-level output            |                                                                          |     | 15  | 30  | ns   |
| tPHL             | Propagation delay time, high-to-low-level output            | $R_{L} = 667 \Omega, C_{L} = 45 pF$                                      |     | 20  | 30  | ns   |
| <sup>t</sup> PZH | Output enable time to high level                            | Ω <sub>D</sub> 'output:<br>R <sub>I</sub> = 2 kΩ, C <sub>I</sub> = 15 pF |     | 15  | 25  | ns   |
| tPZL             | Output enable time to low level                             |                                                                          |     | 17  | 25  | ns   |
| <sup>t</sup> PHZ | Output disable time from high level                         | C <sub>L</sub> = 5 pF,                                                   |     | 11  | 17  | ns   |
| <sup>t</sup> PLZ | Output disable time from low level                          | See Note 3                                                               |     | 12  | 20  | ns   |

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.



#### IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated

T

#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.



Copyright © 1998, Texas Instruments Incorporated