November 1992 Revised January 1999 ## 74ABT652 ## **Octal Transceivers and Registers with 3-STATE Outputs** #### **General Description** The ABT652 consists of bus transceiver circuits with D-type flip-flops and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus will be clocked into the registers as the appropriate clock pin goes to HIGH logic level. Output Enable pins (OEAB, $\overline{OEBA}$ ) are provided to control the transceiver function. #### **Features** - Independent registers for A and B buses - Multiplexed real-time and stored data - A and B output sink capability of 64 mA, source capability of 32 mA - Guaranteed output skew - Guaranteed multiple output switching specifications - Output switching specified for both 50 pF and 250 pF loads - Guaranteed simultaneous switching noise level and dynamic threshold performance - Guaranteed latchup protection - High impedance glitch free bus loading during entire power up and power down cycle - Nondestructive hot insertion capability #### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|---------------------------------------------------------------------------------| | 74ABT652CSC | M24B | 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide Body | | 74ABT652CMSA | MSA24 | 24-Lead Shrink Small Outline Package (SSOP), EIAJ TYPE II, 5.3mm Wide | | 74ABT652CMTC | MTC24 | 24-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. #### **Connection Diagram** #### **Pin Descriptions** | Pin Names | Description | | | | | |--------------------------------|----------------------------------------|--|--|--|--| | A <sub>0</sub> -A <sub>7</sub> | Data Register A Inputs/3-STATE Outputs | | | | | | B <sub>0</sub> -B <sub>7</sub> | Data Register B Inputs/3-STATE Outputs | | | | | | CPAB, CPBA | Clock Pulse Inputs | | | | | | SAB, SBA | Select Inputs | | | | | | OEAB, OEBA | Output Enable Inputs | | | | | ### **Truth Table** | | Inputs | | | | Inputs/Outp | outs (Note 1) | Operating Mode | | |------|--------|--------|--------|-----|-------------|------------------------------------|------------------------------------|----------------------------| | OEAB | OEBA | CPAB | СРВА | SAB | SBA | A <sub>0</sub> thru A <sub>7</sub> | B <sub>0</sub> thru B <sub>7</sub> | | | L | Н | H or L | H or L | Х | Х | Input | Input | Isolation | | L | Н | \ | \ | Х | Х | | | Store A and B Data | | Х | Н | \ | H or L | Х | Х | Input | Not Specified | Store A, Hold B | | Н | Н | \ | \ | Х | Х | Input | Output | Store A in Both Registers | | L | Х | H or L | \ | Х | Х | Not Specified | Input | Hold A, Store B | | L | L | \ | \ | Х | Х | Output | Input | Store B in Both Registers | | L | L | Х | Х | Х | L | Output | Input | Real-Time B Data to A Bus | | L | L | X | H or L | Х | Н | | | Store B Data to A Bus | | Н | Н | Х | Х | L | Х | Input | Output | Real-Time A Data to B Bus | | Н | Н | H or L | Х | Н | Х | | | Stored A Data to B Bus | | Н | L | H or L | H or L | Н | Н | Output | Output | Stored A Data to B Bus and | | | | | | | | | | Stored B Data to A Bus | - H = HIGH Voltage Leve - L = LOW Voltage Level - X = Immaterial - ∠ = LOW to HIGH Clock Transition Note 1: The data output functions may be enabled or disabled by various signals at OEAB or OEBA inputs. Data input functions are always enabled, i.e., data at the bus pins will be stored on every LOW to HIGH transition on the clock inputs. ## **Functional Description** In the transceiver mode, data present at the HIGH impedance port may be stored in either the A or B register or both. The select (SAB, SBA) controls can multiplex stored and real-time. The examples in Figure 1 demonstrate the four fundamental bus-management functions that can be performed with the ABT652. Data on the A or B data bus, or both, can be stored in the internal D flip-flop by LOW to HIGH transitions at the appropriate Clock Inputs (CPAB, CPBA) regardless of the Select or Output Enable Inputs. When SAB and SBA are in the real time transfer mode, it is also possible to store data without using the internal D flip-flops by simultaneously enabling OEAB and OEBA. In this configuration each Output reinforces its Input. Thus when all other data sources to the two sets of bus lines are in a HIGH impedance state, each set of bus lines will remain at its last state. ## **Logic Diagram** TO 7 OTHER CHANNELS Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. ## Absolute Maximum Ratings(Note 2) -65°C to +150°C Ambient Temperature under Bias -55°C to +125°C Junction Temperature under Bias -55°C to +150°C V<sub>CC</sub> Pin Potential to Ground Pin -0.5V to +7.0VInput Voltage (Note 3) -0.5V to +7.0V Input Current (Note 3) -30 mA to +5.0 mA Voltage Applied to Any Output in the Disable Storage Temperature or Power-Off State -0.5V to +5.5V –0.5V to $V_{\mbox{\footnotesize CC}}$ in the HIGH State Current Applied to Output twice the rated $I_{OL}$ (mA) in LOW State (Max) -500 mA DC Latchup Source Current Over Voltage Latchup (I/O) 10V ## **Recommended Operating Conditions** Free Air Ambient Temperature -40°C to +85°C Supply Voltage +4.5V to +5.5V Minimum Input Edge Rate (ΔV/Δt) Data Input 50 mV/ns Enable Input 20 mV/ns Clock Input 100 mV/ns Note 2: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 3: Either voltage limit or current limit is sufficient to protect inputs. #### **DC Electrical Characteristics** | Symbol | Parameter | Min | Тур | Max | Units | V <sub>CC</sub> | Conditions | |------------------------------------|-----------------------------------------|------|-----|------------|--------|-----------------|--------------------------------------------------| | V <sub>IH</sub> | Input HIGH Voltage | 2.0 | | A | V | | Recognized HIGH Signal | | V <sub>IL</sub> | Input LOW Voltage | | | 0.8 | V | 44 | Recognized LOW Signal | | V <sub>CD</sub> | Input Clamp Diode Voltage | | 4 | -1.2 | V | Min | I <sub>IN</sub> = -18 mA (Non I/O Pins) | | V <sub>OH</sub> | Output HIGH | 2.5 | | | V | Min | $I_{OH} = -3 \text{ mA}, (A_n, B_n)$ | | | Voltage | 2.0 | | | | | $I_{OH} = -32 \text{ mA}, (A_n, B_n)$ | | V <sub>OL</sub> | Output LOW Voltage | | | 0.55 | V | Min | $I_{OL} = 64 \text{ mA}, (A_n, B_n)$ | | $V_{ID}$ | Input Leakage Test | 4.75 | | | V | 0.0 | $I_{ID} = 1.9 \mu A$ , (Non-I/O Pins) | | | | | | | | | All Other Pins Grounded | | I <sub>IH</sub> | Input HIGH Current | | | 1 | μΑ | Max | V <sub>IN</sub> = 2.7V (Non-I/O Pins) (Note 4) | | | | | | 1 | | | V <sub>IN</sub> = V <sub>CC</sub> (Non-I/O Pins) | | I <sub>BVI</sub> | Input HIGH Current Breakdown Test | | | 7 | μΑ | Max | V <sub>IN</sub> = 7.0V (Non-I/O Pins) | | I <sub>BVIT</sub> | Input HIGH Current Breakdown Test (I/O) | | | 100 | μΑ | Max | $V_{IN} = 5.5V (A_n, B_n)$ | | I <sub>IL</sub> | Input LOW Current | | | -1 | μΑ | Max | V <sub>IN</sub> = 0.5V (Non-I/O Pins) (Note 4) | | | | | | -1 | | | V <sub>IN</sub> = 0.0V (Non-I/O Pins) | | I <sub>IH</sub> + | Output Leakage Current | | | 10 | μА | 0V-5.5V | $V_{OUT} = 2.7V (A_n, B_n);$ | | lozh | | | | | | | OEBA = 2.0V and OEAB = GND = 2.0V | | I <sub>IL</sub> + I <sub>OZL</sub> | Output Leakage Current | | | -10 | μА | 0\/ E E\/ | | | 'IL ⊤ 'OZL | Output Leakage Current | | | -10 | μΑ | 0v-5.5v | $V_{OUT} = 0.5V (A_n, B_n);$ | | | Output Short-Circuit Current | -100 | | -275 | mA | Max | OEBA = 2.0V and OEAB = GND = 2.0V | | los | Output HIGH Leakage Current | -100 | | -273<br>50 | | | $V_{OUT} = 0V (A_n, B_n)$ | | I <sub>CEX</sub> | , , | | | | μΑ | Max<br>0.0V | $V_{OUT} = V_{CC} (A_n, B_n)$ | | I <sub>ZZ</sub> | Bus Drainage Test | | | 100 | μA | | $V_{OUT} = 5.5V (A_n, B_n)$ ; All Others GND | | I <sub>CCH</sub> | Power Supply Current | | | 250 | μA | Max | All Outputs HIGH | | I <sub>CCL</sub> | Power Supply Current | | | 30 | mA | Max | All Outputs LOW | | I <sub>CCZ</sub> | Power Supply Current | | | 50 | μΑ | Max | Outputs 3-STATE; | | | | | | | | | All others at V <sub>CC</sub> or GND | | I <sub>CCT</sub> | Additional I <sub>CC</sub> /Input | | | 2.5 | mA | Max | $V_I = V_{CC} - 2.1V$ | | | | | | | | | All others at V <sub>CC</sub> or GND | | I <sub>CCD</sub> | Dynamic I <sub>CC</sub> No Load | | | 0.18 | mA/MHz | Max | Outputs Open (Note 5) | | | (Note 6) | | | | | | OEAB = OEBA = GND | | | | | | | | | One bit toggling, 50% duty cycle | | N-4- 4- 0 | upropted but not tooted | | | | | · | · · | Note 4: Guaranteed but not tested. Note 5: For 8 outputs toggling, $I_{CCD} < 1.4 \text{ mA/MHz}$ . Note 6: Guaranteed, but not tested. ## **DC Electrical Characteristics** (SOIC package) | Symbol | Parameter | Min | Тур | Max | Units | v <sub>cc</sub> | Conditions $C_L = 50 \text{ pF}, R_L = 500\Omega$ | |------------------|----------------------------------------------|------|------|-----|-------|-----------------|---------------------------------------------------| | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | | 0.6 | 8.0 | V | 5.0 | T <sub>A</sub> = 25°C (Note 7) | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -1.2 | -0.9 | | V | 5.0 | T <sub>A</sub> = 25°C (Note 7) | | V <sub>OHV</sub> | Minimum HIGH Level Dynamic Output Voltage | 2.5 | 3.0 | | V | 5.0 | T <sub>A</sub> = 25°C (Note 8) | | $V_{IHD}$ | Minimum HIGH Level Dynamic Input Voltage | 2.2 | 1.8 | | V | 5.0 | T <sub>A</sub> = 25°C (Note 9) | | V <sub>ILD</sub> | Maximum LOW Level Dynamic Input Voltage | | 0.8 | 0.4 | V | 5.0 | T <sub>A</sub> = 25°C (Note 9) | Note 7: Max number of outputs defined as (n). n – 1 data inputs are driven 0V to 3V. One output at LOW. Guaranteed, but not tested. $\textbf{Note 8:} \ \text{Max number of outputs defined as (n).} \ n-1 \ \text{data inputs are driven 0V to 3V}. \ \text{One output HIGH. Guaranteed, but not tested.}$ Note 9: Max number of data inputs (n) switching. n – 1 inputs switching 0V to 3V. Input-under-test switching: 3V to threshold (V<sub>ILD</sub>), 0V to threshold (V<sub>IHD</sub>). Guaranteed, but not tested. ### **AC Electrical Characteristics** (SOIC and SSOP Package) | | _ | | $T_A = +25$ °C<br>$V_{CC} = +5.0V$ | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $V_{CC} = 4.5\text{V} - 5.5\text{V}$ | | | |------------------|--------------------------------------------------|-----|------------------------------------|------------------------|------------------------------------------------------------------------------------------|-------|-----| | Symbol | Parameter | | C <sub>L</sub> = 50 pF | C <sub>L</sub> = 50 pF | | Units | | | | | Min | Тур | Max | Min | Max | Ī | | f <sub>max</sub> | Max Clock Frequency | 200 | | 25. 24 | 200 | | MHz | | t <sub>PLH</sub> | Propagation Delay | 1.7 | 3.0 | 4.9 | 1.7 | 4.9 | ns | | $t_{PHL}$ | Clock to Bus | 1.7 | 3.4 | 4.9 | 1.7 | 4.9 | | | t <sub>PLH</sub> | Propagation Delay | 1.5 | 2.6 | 4.5 | 1.5 | 4.5 | ns | | $t_{PHL}$ | Bus to Bus | 1.5 | 3.0 | 4.5 | 1.5 | 4.5 | | | t <sub>PLH</sub> | Propagation Delay | 1.5 | 3.0 | 5.0 | 1.5 | 5.0 | ns | | t <sub>PHL</sub> | SBA or SAB to A <sub>n</sub> to B <sub>n</sub> | 1.5 | 3.4 | 5.0 | 1.5 | 5.0 | | | t <sub>PZH</sub> | Enable Time | 1.5 | 3.3 | 5.5 | 1.5 | 5.5 | ns | | $t_{PZL}$ | OEBA or OEAB to A <sub>n</sub> or B <sub>n</sub> | 1.5 | 3.7 | 5.5 | 1.5 | 5.5 | | | t <sub>PHZ</sub> | Disable Time | 1.5 | 3.7 | 6.0 | 1.5 | 6.0 | ns | | $t_{PLZ}$ | OEBA or OEAB to An or Bn | 1.5 | 3.3 | 6.0 | 1.5 | 6.0 | | # **AC Operating Requirements** | Symbol | Parameter | V <sub>CC</sub> = | +25°C<br>- +5.0V<br>50 pF | $T_A = -40^{\circ}$ $V_{CC} = 4$ $C_L =$ | Units | | |--------------------|---------------------|-------------------|---------------------------|------------------------------------------|-------|----| | | | Min | Max | Min | Max | | | t <sub>S</sub> (H) | Setup Time, HIGH | 1.5 | | 1.5 | | ns | | t <sub>S</sub> (L) | or LOW Bus to Clock | | | | | | | t <sub>H</sub> (H) | Hold Time, HIGH | 1.0 | | 1.0 | | ns | | t <sub>H</sub> (L) | or LOW Bus to Clock | | | | | | | t <sub>W</sub> (H) | Pulse Width, | 3.0 | | 3.0 | | ns | | t <sub>W</sub> (L) | HIGH or LOW | | | | | | ## **Extended AC Electrical Characteristics** (SOIC package): | | | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | |------------------|--------------------------------------------------|-------------------------------|-----------------------------------------------|------------------------|----------------------------------------|-------------------------------------------------|-----------------------------------------------|-----------| | | | $V_{CC} = 4.5V - 5.5V$ | | $V_{CC} = 4.5V - 5.5V$ | | $\textbf{V}_{\textbf{CC}} = \textbf{4.5V-5.5V}$ | | | | Symbol | Parameter | C <sub>L</sub> = | 50 pF | C <sub>L</sub> = 2 | 250 pF | C <sub>L</sub> = 2 | Units | | | Cymbol | T di dinocoi | 8 Outputs Switching (Note 10) | | 1 Output | Switching | 8 Outputs | | Switching | | | | | | (Note 11) | | (Note 12) | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>PLH</sub> | Propagation Delay | 1.5 | 5.5 | 2.0 | 7.5 | 2.5 | 10.0 | ns | | t <sub>PHL</sub> | Clock to Bus | 1.5 | 5.5 | 2.0 | 7.5 | 2.5 | 10.0 | | | t <sub>PLH</sub> | Propagation Delay | 1.5 | 6.0 | 2.0 | 7.0 | 2.5 | 9.5 | ns | | t <sub>PHL</sub> | Bus to Bus | 1.5 | 6.0 | 2.0 | 7.0 | 2.5 | 9.5 | | | t <sub>PLH</sub> | Propagation Delay | 1.5 | 6.0 | 2.0 | 7.5 | 2.5 | 10.0 | | | t <sub>PHL</sub> | SBA or SAB to A <sub>n</sub> or B <sub>n</sub> | 1.5 | 6.0 | 2.0 | 7.5 | 2.5 | 10.0 | ns | | t <sub>PZH</sub> | Output Enable Time | 1.5 | 6.0 | 2.0 | 8.0 | 2.5 | 11.5 | | | t <sub>PZL</sub> | OEBA or OEAB to A <sub>n</sub> or B <sub>n</sub> | 1.5 | 6.0 | 2.0 | 8.0 | 2.5 | 11.5 | ns | | t <sub>PHZ</sub> | Output Disable Time | 1.5 | 6.0 | | | | | | | t <sub>PLZ</sub> | OEBA or OEAB to A <sub>n</sub> or B <sub>n</sub> | 1.5 | 6.0 | (Note | 13) | (Note | e 13) | ns | Note 10: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.). Note 11: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only. Note 12: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. Note 13: The 3-STATE delay times are dominated by the RC network ( $500\Omega$ , 250 pF) on the output and has been excluded from the datasheet. #### Skew (SOIC Package) | Symbol | Parameter | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $V_{CC} = 4.5\text{V} - 5.5\text{V}$ $C_L = 50 \text{ pF}$ 8 Outputs Switching (Note 16) | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $V_{CC} = 4.5\text{V} - 5.5\text{V}$ $C_L = 250 \text{ pF}$ 8 Outputs Switching (Note 17) | Units | | |--------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------|--| | <b>1</b> | Pin to Pin Skew | 1.3 | <b>Max</b> 2.5 | ns | | | t <sub>OSHL</sub><br>(Note 14) | HL Transitions | 1.3 | 2.5 | 115 | | | t <sub>OSLH</sub><br>(Note 14) | Pin to Pin Skew<br>LH Transitions | 1.0 | 2.0 | ns | | | t <sub>PS</sub><br>(Note 18) | Duty Cycle<br>LH–HL Skew | 2.0 | 4.0 | ns | | | t <sub>OST</sub><br>(Note 14) | Pin to Pin Skew LH/HL Transitions | 2.0 | 4.0 | ns | | | t <sub>PV</sub><br>(Note 15) | Device to Device Skew LH/HL Transitions | 2.5 | 4.5 | ns | | Note 14: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (toshL), LOW-to-HIGH (toshH), or any combination switching LOW-to-HIGH and/or HIGH-to-LOW (tosh). This specification is guaranteed but not tested. Note 15: Propagation delay variation for a given set of conditions (i.e., temperature and V<sub>CC</sub>) from device to device. This specification is guaranteed but not tested Note 16: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.). Note 17: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. Note 18: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested. #### Capacitance | Symbol | Parameter | Тур | Units | Conditions<br>(T <sub>A</sub> = 25°C) | |----------------------------|-------------------|------|-------|---------------------------------------| | C <sub>IN</sub> | Input Capacitance | 5.0 | pF | V <sub>CC</sub> = 0V (non I/O pins) | | C <sub>I/O</sub> (Note 19) | I/O Capacitance | 11.0 | pF | $V_{CC} = 5.0 V (A_n, B_n)$ | Note 19: C<sub>I/O</sub> is measured at frequency, f = 1 MHz, per MIL-STD-883D, Method 3012. ## **AC** Loading 90% NEGATIVE PULSE ALL OTHER $t_{PZL}$ , $t_{PLZ}$ , O.C. 10% 500Ω 500Ω 90% POSITIVE PULSE \*Includes jig and probe capacitance FIGURE 2. Standard AC Test Load FIGURE 3. Test Input Signal Levels Input Pulse Requirements Rep. Rate Amplitude 500 ns 3.0V 1 MHz FIGURE 4. Test Input Signal Requirements **AC Waveforms** FIGURE 5. Propagation Delay Waveforms for Inverting and Non-Inverting Functions FIGURE 6. Propagation Delay, Pulse Width Waveforms 90% FIGURE 7. 3-STATE Output HIGH and LOW Enable and Disable Times and Recovery Time Waveforms #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com