# **INTEGRATED CIRCUITS** # DATA SHEET # **74ABT373A**Octal transparent latch (3-State) Product specification 1995 Feb 17 IC23 Data Handbook # Octal transparent latch (3-State) ### 74ABT373A #### **FEATURES** - 8-bit transparent latch - 3-State output buffers - Output capability: +64mA/-32mA - Latch-up protection exceeds 500mA per JEDEC Std 17 - ESD protection exceeds 2000 V per MIL STD 883 Method 3015 and 200 V per Machine Model - Power-up 3-State - Power-up reset - Live insertion/extraction permitted #### **DESCRIPTION** The 74ABT373A high-performance BiCMOS device combines low static and dynamic power dissipation with high speed and high output drive. The 74ABT373A device is an octal transparent latch coupled to eight 3-State output buffers. The two sections of the device are controlled independently by Enable (E) and Output Enable ( $\overline{\text{OE}}$ ) control gates. The data on the D inputs are transferred to the latch outputs when the Latch Enable (E) input is High. The latch remains transparent to the data inputs while E is High, and stores the data that is present one setup time before the High-to-Low enable transition. The 3-State output buffers are designed to drive heavily loaded 3-State buses, MOS memories, or MOS microprocessors. The active-Low Output Enable $(\overline{\text{OE}})$ controls all eight 3-State buffers independent of the latch operation. When $\overline{\text{OE}}$ is Low, the latched or transparent data appears at the outputs. When $\overline{\text{OE}}$ is High, the outputs are in the High-impedance "OFF" state, which means they will neither drive nor load the bus. #### QUICK REFERENCE DATA | SYMBOL | PARAMETER | CONDITIONS<br>T <sub>amb</sub> = 25°C; GND = 0V | TYPICAL | UNIT | |--------------------------------------|----------------------------|----------------------------------------------------------|------------|------| | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay Dn to Qn | $C_L = 50pF; V_{CC} = 5V$ | 3.2<br>3.6 | ns | | C <sub>IN</sub> | Input capacitance | $V_I = 0V \text{ or } V_{CC}$ | 4 | pF | | C <sub>OUT</sub> | Output capacitance | Outputs disabled; V <sub>O</sub> = 0V or V <sub>CC</sub> | 7 | pF | | I <sub>CCZ</sub> | Total supply current | Outputs disabled; V <sub>CC</sub> =5.5V | 100 | μΑ | #### ORDERING INFORMATION | OTTO INTO OTTO | | | | | |-----------------------------|-------------------|-----------------------|---------------|------------| | PACKAGES | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | NORTH AMERICA | DWG NUMBER | | 20-Pin Plastic DIP | -40°C to +85°C | 74ABT373A N | 74ABT373A N | SOT146-1 | | 20-Pin plastic SO | -40°C to +85°C | 74ABT373A D | 74ABT373A D | SOT163-1 | | 20-Pin Plastic SSOP Type II | -40°C to +85°C | 74ABT373A DB | 74ABTD373A B | SOT339-1 | | 20-Pin Plastic TSSOP Type I | -40°C to +85°C | 74ABT373A PW | 7ABT373APW DH | SOT360-1 | #### **PIN CONFIGURATION** #### **PIN DESCRIPTION** | PIN NUMBER | SYMBOL | FUNCTION | |-------------------------------|-----------------|----------------------------------| | 1 | ŌĒ | Output enable input (active-Low) | | 3, 4, 7, 8, 13,<br>14, 17, 18 | D0-D7 | Data inputs | | 2, 5, 6, 9, 12,<br>15, 16, 19 | Q0-Q7 | Data outputs | | 11 | Е | Enable input (active-High) | | 10 | GND | Ground (0V) | | 20 | V <sub>CC</sub> | Positive supply voltage | # Octal transparent latch (3-State) ## 74ABT373A #### **LOGIC SYMBOL** #### **FUNCTION TABLE** | II. | NPUT | s | INTERNAL | OUTPUTS | OPERATING | |--------|--------------|---------|----------|---------|--------------------------| | ŌĒ | Е | Dn | REGISTER | Q0 – Q7 | MODE | | L<br>L | H<br>H | L<br>H | L<br>H | L<br>H | Enable and read register | | L<br>L | $\downarrow$ | l<br>h | L<br>H | L<br>H | Latch and read register | | L | L | Х | NC | NC | Hold | | H | L<br>H | X<br>Dn | NC<br>Dn | Z<br>Z | Disable outputs | H = High voltage level h = High voltage level one set-up time prior to the High-to-Low E L = Low voltage level Low voltage level one set-up time prior to the High-to-Low E transition NC= No change X = Don't care Z = High impedance "off" state ↓ = High-to-Low E transition 3 #### LOGIC SYMBOL (IEEE/IEC) T.com.cn 1995 Feb 17 # Octal transparent latch (3-State) 74ABT373A ## ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup> | SYMBOL | PARAMETER | CONDITIONS | RATING | UNIT | |------------------|--------------------------------|-----------------------------|--------------|------| | V <sub>CC</sub> | DC supply voltage | | -0.5 to +7.0 | V | | I <sub>IK</sub> | DC input diode current | V <sub>I</sub> < 0 | -18 | mA | | VI | DC input voltage <sup>3</sup> | | -1.2 to +7.0 | V | | lok | DC output diode current | V <sub>O</sub> < 0 | -50 | mA | | V <sub>OUT</sub> | DC output voltage <sup>3</sup> | output in Off or High state | -0.5 to +5.5 | V | | l <sub>OUT</sub> | DC output current | output in Low state | 128 | mA | | T <sub>stg</sub> | Storage temperature range | | -65 to 150 | °C | #### NOTES: - Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C. - 3. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. #### **RECOMMENDED OPERATING CONDITIONS** | SYMBOL | PARAMETER | LIM | UNIT | | |------------------|--------------------------------------|-----|-----------------|------| | STWIBOL | PARAMETER | Min | Max | UNII | | V <sub>CC</sub> | DC supply voltage | 4.5 | 5.5 | V | | VI | Input voltage | 0 | V <sub>CC</sub> | V | | V <sub>IH</sub> | High-level input voltage | 2.0 | | V | | V <sub>IL</sub> | Low-level input voltage | | 0.8 | V | | I <sub>OH</sub> | High-level output current | | -32 | mA | | I <sub>OL</sub> | Low-level output current | | 64 | mA | | Δt/Δν | Input transition rise or fall rate | 0 | 5 | ns/V | | T <sub>amb</sub> | Operating free-air temperature range | -40 | +85 | °C | 1995 Feb 17 # Octal transparent latch (3-State) 74ABT373A #### DC ELECTRICAL CHARACTERISTICS | | | | LIMITS | | | | | | |----------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------|-------|------|--------------------------------------|------|------| | SYMBOL | PARAMETER | TEST CONDITIONS | T <sub>amb</sub> = +25°C | | | T <sub>amb</sub> = -40°C<br>to +85°C | | UNIT | | | | | Min | Тур | Max | Min | Max | | | V <sub>IK</sub> | Input clamp voltage | $V_{CC} = 4.5V; I_{IK} = -18mA$ | | -0.9 | -1.2 | | -1.2 | V | | | | $V_{CC} = 4.5V$ ; $I_{OH} = -3mA$ ; $V_I = V_{IL}$ or $V_{IH}$ | 2.5 | 2.9 | | 2.5 | | V | | V <sub>OH</sub> | High-level output voltage | $V_{CC} = 5.0V$ ; $I_{OH} = -3mA$ ; $V_I = V_{IL}$ or $V_{IH}$ | 3.0 | 3.4 | | 3.0 | | V | | | | $V_{CC} = 4.5V$ ; $I_{OH} = -32mA$ ; $V_I = V_{IL}$ or $V_{IH}$ | 2.0 | 2.4 | | 2.0 | | V | | V <sub>OL</sub> | Low-level output voltage | $V_{CC}$ = 4.5V; $I_{OL}$ = 64mA; $V_I$ = $V_{IL}$ or $V_{IH}$ | | 0.3 | 0.55 | | 0.55 | V | | V <sub>RST</sub> | Power-up output low voltage <sup>3</sup> | $V_{CC} = 5.5V$ ; $I_O = 1mA$ ; $V_I = GND$ or $V_{CC}$ | | 0.13 | 0.55 | | 0.55 | V | | II | Input leakage current | V <sub>CC</sub> = 5.5V; V <sub>I</sub> = GND or 5.5V | 4 | ±0.01 | ±1.0 | | ±1.0 | μΑ | | I <sub>OFF</sub> | Power-off leakage current | $V_{CC} = 0.0V; V_{O} \text{ or } V_{I} \le 4.5V$ | | ±5.0 | ±100 | | ±100 | μΑ | | I <sub>PU</sub> /I <sub>PD</sub> | Power-up/down 3-State output current | $V_{CC}$ = 2.0V; $V_{O}$ = 0.5V; $V_{\overline{OE}}$ = Don't Care $V_1$ = GND or $V_{CC}$ | G | ±5.0 | ±50 | | ±50 | μΑ | | l <sub>OZH</sub> | 3-State output High current | $V_{CC} = 5.5V$ ; $V_O = 2.7V$ ; $V_I = V_{IL}$ or $V_{IH}$ | 18.0 | 0.1 | 50 | | 50 | μΑ | | I <sub>OZL</sub> | 3-State output Low current | $V_{CC} = 5.5V$ ; $V_O = 0.5V$ ; $V_I = V_{IL}$ or $V_{IH}$ | | -0.1 | -50 | | -50 | μΑ | | I <sub>CEX</sub> | Output High leakage current | $V_{CC} = 5.5V$ ; $V_O = 5.5V$ ; $V_I = GND$ or $V_{CC}$ | | 5.0 | 50 | | 50 | μА | | I <sub>O</sub> | Output current <sup>1</sup> | $V_{CC} = 5.5V; V_{O} = 2.5V$ | -50 | -100 | -180 | -50 | -180 | mA | | I <sub>CCH</sub> | | $V_{CC} = 5.5V$ ; Outputs High, $V_{I} = GND$ or $V_{CC}$ | | 100 | 250 | | 250 | μΑ | | I <sub>CCL</sub> | Quiescent supply current | $V_{CC} = 5.5V$ ; Outputs Low, $V_I = GND$ or $V_{CC}$ | | 24 | 30 | | 30 | mA | | I <sub>CCZ</sub> | | V <sub>CC</sub> = 5.5V; Outputs 3-State;<br>V <sub>I</sub> = GND or V <sub>CC</sub> | | 100 | 250 | | 250 | μА | | Δl <sub>CC</sub> | Additional supply current per input pin <sup>2</sup> | $V_{CC}$ = 5.5V; one input at 3.4V, other inputs at $V_{CC}$ or GND | | 0.5 | 1.5 | | 1.5 | mA | #### NOTES: - 1. Not more than one output should be tested at a time, and the duration of the test should not exceed one second. - This is the increase in supply current for each input at 3.4V. For valid test results, data must not be loaded into the flip-flops (or latches) after applying the power. ### **AC CHARACTERISTICS** GND = 0V, $t_R$ = $t_F$ = 2.5ns, $C_L$ = 50pF, $R_L$ = 500 $\Omega$ | | | | | LIMITS | | | | | |--------------------------------------|---------------------------------------------|----------|-----------------------------------------------------|------------|------------|---------------------------------------------------------------------|------------|------| | SYMBOL | PARAMETER | WAVEFORM | T <sub>amb</sub> = +25°C<br>V <sub>CC</sub> = +5.0V | | | T <sub>amb</sub> = -40 to<br>+85°C<br>V <sub>CC</sub> = +5.0V ±0.5V | | UNIT | | | | | Min | Тур | Max | Min | Max | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>Dn to Qn | 2 | 1.4<br>1.4 | 3.2<br>3.6 | 4.2<br>4.7 | 1.4<br>1.4 | 4.7<br>5.1 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>E to Qn | 1 | 1.4<br>1.9 | 3.2<br>3.7 | 4.2<br>4.8 | 1.4<br>1.9 | 4.8<br>5.1 | ns | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time to High and Low level | 4<br>5 | 1.2<br>2.1 | 3.1<br>4.2 | 4.2<br>5.2 | 1.2<br>2.1 | 5.1<br>5.7 | ns | | t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time from High and Low level | 4<br>5 | 1.3<br>1.2 | 3.4<br>3.0 | 4.6<br>4.1 | 1.3<br>1.2 | 5.1<br>4.3 | ns | 1995 Feb 17 5 # Octal transparent latch (3-State) 74ABT373A #### **AC SETUP REQUIREMENTS** GND = 0V, $t_R$ = $t_F$ = 2.5ns, $C_L$ = 50pF, $R_L$ = 500 $\Omega$ | | | | | LIMITS | | | |------------------------------------------|------------------------------------|----------|-----------------------------------------------------|-------------|------------------------------------------------------|------| | SYMBOL | PARAMETER | WAVEFORM | T <sub>amb</sub> = +25°C<br>V <sub>CC</sub> = +5.0V | | $T_{amb}$ = -40 to +85°C $V_{CC}$ = +5.0V $\pm$ 0.5V | UNIT | | | | | Min | Тур | Min | | | $t_{s}(H)$<br>$t_{s}(L)$ | Setup time, High or Low<br>Dn to E | 3 | 1.5<br>1.0 | 0.7<br>0.4 | 1.5<br>1.0 | ns | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, High or Low<br>Dn to E | 3 | 1.0<br>1.0 | 0.0<br>-0.5 | 1.0<br>1.0 | ns | | t <sub>w</sub> (H) | E pulse width<br>High | 1 | 2.5 | 1.7 | 2.5 | ns | #### **AC WAVEFORMS** $V_{M} = 1.5V, V_{IN} = GND \text{ to } 3.0V$ Waveform 1. Propagation Delay, Enable to Output, and Enable Pulse Width Waveform 2. Propagation Delay for Data to Outputs Waveform 3. Data Setup and Hold Times Waveform 4. 3-State Output Enable Time to High Level and Output Disable Time from High Level Waveform 5. 3-State Output Enable Time to Low Level and Output Disable Time from Low Level # Octal transparent latch (3-State) ## 74ABT373A SA00012 #### **TEST CIRCUIT AND WAVEFORM** # Octal transparent latch (3-State) 74ABT373A DIP20: plastic dual in-line package; 20 leads (300 mil) SO20: plastic small outline package; 20 leads; body width 7.5 mm SOT146-1 SOT163-1 # Octal transparent latch (3-State) 74ABT373A SSOP20: plastic shrink small outline package; 20 leads; body width 5.3 mm SOT339-1 # Octal transparent latch (3-State) 74ABT373A TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm SOT360-1 ## Octal transparent latch (3-State) 74ABT373A | DEFINITIONS | | | | |-------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Data Sheet Identification | Product Status | Definition | | | Objective Specification | Formative or in Design | This data sheet contains the design target or goal specifications for product development. Specifications may change in any manner without notice. | | | Preliminary Specification Preproduction Product | | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | | | Product Specification | Full Production | This data sheet contains Final Specifications. Philips Semiconductors reserves the right to make changes at any time without notice, in order to improve design and supply the best possible product. | | Philips Semiconductors and Philips Electronics North America Corporation reserve the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### LIFE SUPPORT APPLICATIONS Philips Semiconductors and Philips Electronics North America Corporation Products are not designed for use in life support appliances, devices, or systems where malfunction of a Philips Semiconductors and Philips Electronics North America Corporation Product can reasonably be expected to result in a personal injury. Philips Semiconductors and Philips Electronics North America Corporation customers using or selling Philips Semiconductors and Philips Electronics North America Corporation Products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors and Philips Electronics North America Corporation for any damages resulting from such improper use or sale. Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 Philips Semiconductors and Philips Electronics North America Corporation register eligible circuits under the Semiconductor Chip Protection Act. © Copyright Philips Electronics North America Corporation 1995 All rights reserved. Printed in U.S.A.