# INTEGRATED CIRCUITS # DATA SHEET For a complete data sheet, please also download: - The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications - The IC06 74HC/HCT/HCU/HCMOS Logic Package Information - The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines # **74HC/HCT7404**5-Bit x 64-word FIFO register; 3-state Product specification Supersedes data of October 1990 File under Integrated Circuits, IC06 September 1993 # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 ### **FEATURES** - Synchronous or asynchronous operation - · 3-state outputs - 30 MHz (typical) shift-in and shift-out rates - Readily expandable in word and bit dimensions - Pinning arranged for easy board layout: input pins directly opposite output pins - Output capability: driver (8 mA) - I<sub>CC</sub> category: LSI. ### **APPLICATIONS** - · High-speed disc or tape controller - · Communications buffer. ### **GENERAL DESCRIPTION** The 74HC/HCT7404 are high-speed Si-gate CMOS devices specified in compliance with JEDEC standard no.7A. The "7404" is an expandable, First-In First-Out (FIFO) memory organized as 64 words by 5 bits. A guaranteed 15 MHz data-rate makes it ideal for high-speed applications. A higher data-rate can be obtained in applications where the status flags are not used (burst-mode). With separate controls for shift-in (SI) and shift-out $(\overline{SO})$ , reading and writing operations are completely independent, allowing synchronous and asynchronous data transfers. Additional controls include a master-reset input $(\overline{MR})$ , an output enable input $(\overline{OE})$ and flags. The data-in-ready (DIR) and data-out-ready (DOR) flags indicate the status of the device. GND = 0 V; $T_{amb} = 25 \, ^{\circ}C$ ; $t_r = t_f = 6 \, \text{ns}$ . | SYMBOL | PARAMETER | CONDITIONS | TY | UNIT | | |------------------------------------|-------------------------------------------|-----------------------------------------------|-----|------|------| | STIMBOL | PARAWEIER | CONDITIONS | НС | нст | UNII | | t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay SO, SI to DIR and DOR | C <sub>L</sub> = 15 pF; V <sub>CC</sub> = 5 V | 15 | 17 | ns | | f <sub>max</sub> | maximum clock frequency | | 30 | 30 | MHz | | Cı | input capacitance | | 3.5 | 3.5 | pF | | C <sub>PD</sub> | power dissipation capacitance per package | note 1 | 475 | 490 | pF | ### Note 1. For HC the condition is $V_I = GND$ to $V_{CC}$ . For HCT the condition is $V_I = GND$ to $V_{CC} - 1.5$ V. ### ORDERING INFORMATION | EXTENDED | | PACKAGE | | | | | | | | | | |---------------|------|--------------|----------|---------|--|--|--|--|--|--|--| | TYPE NUMBER | PINS | PIN POSITION | MATERIAL | CODE | | | | | | | | | 74HC/HCT7404N | 18 | DIL | plastic | SOT102 | | | | | | | | | 74HC/HCT7404D | 20 | SO20 | plastic | SOT163A | | | | | | | | # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 # **PINNING (SOT102)** | SYMBOL | PIN | DESCRIPTION | |----------------------------------|-----------------------|----------------------------------------------| | ŌĒ | 1 | output enable input (active LOW) | | DIR | 2 | data-in-ready output | | SI | 3 | shift-in input (active HIGH) | | D <sub>O</sub> to D <sub>4</sub> | 4, 5, 6, 7, 8 | parallel data inputs | | GND | 9 | ground | | MR | 10 | asynchronous master-reset input (active LOW) | | Q <sub>4</sub> to Q <sub>0</sub> | 11, 12, 13,<br>14, 15 | data outputs | | DOR | 16 | data-out-ready output | | SO | 17 | shift-out input (active LOW) | | V <sub>CC</sub> | 18 | positive supply voltage | # **PINNING (SOT163A)** | SYMBOL | PIN | DESCRIPTION | |----------------------------------|-----------------|----------------------------------------------| | ŌĒ | 1 | output enable input (active LOW) | | DIR | 2 | data-in-ready output | | SI | 3 | shift-in input (active HIGH) | | n.c. | 4 | not connected | | D <sub>0</sub> to D <sub>4</sub> | 5, 6, 7, 8, 9 | parallel data inputs | | GND | 10 | ground | | MR | 11 | asynchronous master-reset input (active LOW) | | Q <sub>4</sub> to Q <sub>0</sub> | 12, 13, 14, | data outputs | | | 15 <b>, 1</b> 6 | | | n.c. | 3517 | not connected | | DOR | 18 | data-out ready output | | n.c. | 19 | not connected | | Vcc | 20 | positive supply voltage | # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 ### **FUNCTIONAL DESCRIPTION** The DIR flag indicates the input stage status, either empty and ready to receive data (DIR = HIGH) or full and busy (DIR = LOW). When DIR and SI are HIGH, data present at $D_0$ to $D_4$ is shifted into the input stage; once complete DIR goes LOW. When SI is set LOW, data is automatically shifted to the output stage or to the last empty location. A FIFO which can receive data is indicated by DIR set HIGH. A DOR flag indicates the output stage status, either data available (DOR = HIGH) or busy (DOR = LOW). When SO and DOR are HIGH, data is available at the outputs ( $Q_0$ to $Q_4$ ). When $\overline{SO}$ is LOW new data may be shifted into the output stage, once complete DOR is set LOW. ### **Expanded Format** (see Fig.18) The DOR and DIR signals are used to allow the '7404' to be cascaded. Both parallel and serial expansion is possible. Serial expansion is only possible with typical devices. ### **Parallel Expansion** Parallel expansion is accomplished by logically ANDing the DOR and DIR signals to form a composite signal. ### **Serial Expansion** Serial expansion is accomplished by: - tying the data outputs of the first device to the data inputs of the second device - connecting the DOR pin of the first device to the SI pin of the second device - connecting the SO pin of the first device to the DIR pin of the second device. ### DC CHARACTERISTICS FOR 74HC For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications". Output capability: parallel outputs, bus driver; serial output, standard I<sub>CC</sub> category: MSI Output capability: driver 8 mA $I_{CC}$ category: LSI Voltages are referenced to GND (ground = 0 V). ### DC CHARACTERISTICS FOR 74HC | | PARAMETER | | T <sub>amb</sub> °C | | | | | | | | TEST CONDITION | | | | |-----------------|---------------------------|--------------|---------------------|--------------|--------------|--------------|--------------|------------|--------|----------|------------------------------------------|-------------------------------------------------|--|--| | SYMBOL | | +25 | | | -40 to +85 | | -40 to +125 | | UNIT | Vcc | W | OTHER | | | | | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | (V) | V <sub>I</sub> | OTHER | | | | V <sub>OH</sub> | HIGH level output voltage | 3.98<br>5.48 | 4.32<br>5.81 | | 3.84<br>5.34 | | 3.70<br>5.20 | | V<br>V | 4.5<br>6 | V <sub>IH</sub><br>or<br>V <sub>IL</sub> | $I_O = -8 \text{ mA}$<br>$I_O = -10 \text{ mA}$ | | | | V <sub>OL</sub> | LOW level output voltage | | 0.15<br>0.15 | 0.26<br>0.26 | | 0.33<br>0.33 | | 0.4<br>0.4 | V<br>V | 4.5<br>6 | V <sub>IH</sub><br>or<br>V <sub>IL</sub> | I <sub>O</sub> = 8 mA<br>I <sub>O</sub> = 10 mA | | | # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 ## **AC CHARACTERISTICS FOR 74HC** $GND=0\ V;\ t_r=t_f=6\ ns;\ C_L=50\ pF.$ | | | | | | T <sub>amb</sub> °C | ; | | | | TEST CONDITION | | | |------------------------------------|----------------------------|-----|------------|------------|---------------------|------------|--------|------------|----------|-----------------|-----------|--| | SYMBOL | PARAMETER | | +25 | | −40 t | o +85 | -40 to | +125 | UNIT | V <sub>CC</sub> | WAVEFORMO | | | | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | (V) | WAVEFORMS | | | t <sub>PHL</sub> /t <sub>PLH</sub> | propagation | _ | 69 | 210 | _ | 265 | _ | 315 | ns | 2.0 | Fig.9 | | | | delay | - | 25 | 42 | - | 53 | - | 63 | ns | 4.5 | | | | | MR to DIR,<br>DOR | _ | 20 | 36 | _ | 45 | _ | 54 | ns | 6.0 | | | | t <sub>PHL</sub> | propagation | _ | 52 | 160 | _ | 200 | _ | 240 | ns | 2.0 | Fig.9 | | | | delay | _ | 19<br>15 | 32<br>27 | - | 40<br>34 | _ | 48 | ns | 4.5 | | | | | MR to Q <sub>n</sub> | - | | | - | | - | 41 | ns | 6.0 | | | | t <sub>PHL</sub> /t <sub>PLH</sub> | propagation | _ | 66 | 205 | _ | 255 | - | 310 | ns | 2.0 | Fig.7 | | | | delay<br>SI to DIR | - | 24<br>19 | 41<br>35 | _ | 51<br>43 | - | 62 | ns | 4.5<br>6.0 | | | | t <sub>PHL</sub> /t <sub>PLH</sub> | propagation | _ | 94 | 290 | _ | 365 | - 35c | 53<br>435 | ns<br>ns | 2.0 | Fig.10 | | | 'PHL' 'PLH | delay | _ | 34 | 58 | _ | 73 | 2 | 87 | ns | 4.5 | 1 19.10 | | | | SO to DOR | _ | 27 | 49 | - | 62 | -0 | 74 | ns | 6.0 | | | | t <sub>PHL</sub> /t <sub>PLH</sub> | propagation | _ | 11 | 35 | - \ | 45 | | 55 | ns | 2.0 | Fig.11 | | | | delay | - | 4 | 7 | - | 9 | _ | 11 | ns | 4.5 | | | | | DOR to Q <sub>n</sub> | _ | 3 | 6.0 | | 8 | _ | 9 | ns | 6.0 | | | | t <sub>PHL</sub> /t <sub>PLH</sub> | propagation | - | 105 | 325 | | 406 | _ | 488 | ns | 2.0 | Fig.15 | | | | delay | - | 38 | 65 | - | 81 | - | 98 | ns | 4.5 | | | | | SO to Q <sub>n</sub> | - | 30 | 55 | - | 69 | - | 83 | ns | 6.0 | | | | t <sub>PLH</sub> | propagation | | 2.2 | 7.0 | - | 8.8 | - | 10.5 | μs | 2.0 | Fig.16 | | | | delay/ripple | + | 0.8<br>0.6 | 1.4<br>1.2 | - | 1.8<br>1.5 | - | 2.1<br>1.8 | μs | 4.5<br>6.0 | | | | | through delay<br>SI to DOR | _ | 0.6 | 1.2 | _ | 1.5 | _ | 1.0 | μs | 6.0 | | | | t <sub>PLH</sub> | propagation | _ | 2.8 | 9.0 | _ | 11.2 | _ | 13.5 | μs | 2.0 | Fig.8 | | | | delay/bubble-up | - | 1.0 | 1.8 | - | 2.2 | - | 2.7 | μs | 4.5 | | | | | delay SO to | _ | 0.8 | 1.5 | _ | 1.9 | _ | 2.3 | μs | 6.0 | | | | t <sub>PZH</sub> /t <sub>PZL</sub> | 3-state output | - | 44 | 150 | _ | 190 | - | 225 | ns | 2.0 | Fig.17 | | | | enable | - | 16 | 30 | - | 38 | - | 45 | ns | 4.5 | | | | | OE to Q <sub>n</sub> | _ | 13 | 26 | _ | 32 | - | 38 | ns | 6.0 | | | | $t_{PHZ}/t_{PLZ}$ | 3-state output | - | 50 | 150 | - | 190 | - | 225 | ns | 2.0 | Fig.17 | | | | disable | - | 18 | 30 | - | 38 | _ | 45 | ns | 4.5 | | | | | OE to Q <sub>n</sub> | - | 14 | 26 | _ | 33 | _ | 38 | ns | 6.0 | | | | t <sub>THL</sub> /t <sub>TLH</sub> | output transition | - | 14 | 60 | - | 75 | _ | 90 | ns | 2.0 | Fig.17 | | | | time | _ | 5<br> 4 | 12<br>10 | _ | 15<br>13 | _ | 18<br>15 | ns<br>ns | 4.5<br>6.0 | | | | t <sub>W</sub> | SI pulse width | 35 | 11 | _ | 45 | _ | 55 | _ | ns | 2.0 | Fig.7 | | | • ۷۷ | HIGH or LOW | 7 | 4 | _ | 9 | _ | 11 | _ | ns | 4.5 | 1. 19.7 | | | | | 6 | 3 | _ | 8 | _ | 9 | _ | ns | 6.0 | | | | t <sub>W</sub> | SO pulse width | 70 | 22 | _ | 90 | _ | 105 | _ | ns | 2.0 | Fig.10 | | | | HIGH or LOW | 14 | 8 | - | 18 | - | 21 | _ | ns | 4.5 | | | | | | 12 | 6 | _ | 15 | _ | 18 | _ | ns | 6.0 | | | # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 | | | | | | T <sub>amb</sub> °C | ; | | | | TEST | CONDITION | |------------------|-----------------------------------------------------------|-----------------|-------------------|-----------------|---------------------|-----------------|-----------------|-----------------|-------------------|-------------------|----------------------| | SYMBOL | PARAMETER | +25 | | | −40 t | -40 to +85 - | | -40 to +125 | | V <sub>CC</sub> | WW. E-0-110 | | | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | (V) | WAVEFORMS | | t <sub>W</sub> | DIR pulse width<br>HIGH | 10<br>5<br>4 | 41<br>15<br>12 | 130<br>26<br>22 | 8<br>4<br>3 | 165<br>33<br>28 | 8<br>4<br>3 | 195<br>39<br>33 | ns<br>ns<br>ns | 2.0<br>4.5<br>6.0 | Fig.8 | | t <sub>W</sub> | DOR pulse<br>width HIGH | 14<br>7<br>6 | 52<br>19<br>15 | 160<br>32<br>27 | 12<br>6<br>5 | 200<br>40<br>34 | 12<br>6<br>5 | 240<br>48<br>41 | ns<br>ns<br>ns | 2.0<br>4.5<br>6.0 | Fig.11 | | t <sub>W</sub> | MR pulse<br>width LOW | 120<br>24<br>20 | 39<br>14<br>11 | _<br>_<br>_ | 150<br>30<br>26 | _<br>_<br>_ | 180<br>36<br>31 | _<br>_<br>_ | ns<br>ns<br>ns | 2.0<br>4.5<br>6.0 | Fig.9 | | t <sub>rem</sub> | removal time<br>MR to SI | 80<br>16<br>14 | 24<br>8<br>7 | _<br>_<br>_ | 100<br>20<br>17 | -<br>-<br>- | 120<br>24<br>20 | - | ns<br>ns<br>ns | 2.0<br>4.5<br>6.0 | Fig.16 | | t <sub>su</sub> | set-up time<br>D <sub>n</sub> to SI | -8<br>-4<br>-3 | -36<br>-13<br>-10 | _<br>_<br>_ | -6<br>-3<br>-3 | -36 | -6<br>-3<br>-3 | 47. | ns<br>ns<br>ns | 2.0<br>4.5<br>6.0 | Fig.14 | | t <sub>h</sub> | hold time<br>D <sub>n</sub> to SI | 135<br>27<br>23 | 44<br>16<br>13 | | 170<br>34<br>29 | | 205<br>41<br>35 | -<br> -<br> - | ns<br>ns<br>ns | 2.0<br>4.5<br>6.0 | Fig.14 | | f <sub>max</sub> | maximum clock<br>pulse frequency<br>SI, SO burst<br>mode | 3.6<br>18<br>21 | 9.9<br>30<br>36 | - | 2.8<br>14<br>16 | _<br>_<br>_ | 2.4<br>12<br>14 | _<br>_<br>_ | MHz<br>MHz<br>MHz | 2.0<br>4.5<br>6.0 | Fig.12 and<br>Fig.13 | | f <sub>max</sub> | maximum clock<br>pulse frequency<br>SI, SO using<br>flags | 3.6<br>18<br>21 | 9.9<br>30<br>36 | _<br>_<br>_ | 2.8<br>14<br>16 | _<br>_<br>_ | 2.4<br>12<br>14 | _<br>_<br>_ | MHz<br>MHz<br>MHz | 2.0<br>4.5<br>6.0 | Fig.7 and<br>Fig.10 | | f <sub>max</sub> | maximum clock<br>pulse frequency<br>SI, SO<br>cascaded | _<br>_<br>_ | 7.6<br>23<br>27 | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | MHz<br>MHz<br>MHz | 2.0<br>4.5<br>6.0 | Fig.7 and<br>Fig.10 | # 5-Bit x 64-word FIFO register; 3-state 74HC/HCT7404 ### DC CHARACTERISTICS FOR 74HCT For the DC characteristics see " $74HC/HCU/HCMOS\ Logic\ Family\ Specifications"$ , except that $V_{OH}$ and $V_{OL}$ are not valid for driver output. They are replaced by the values given below. Output capability: driver 8 mA I<sub>CC</sub> category: LSI. Voltages are referenced to GND (ground = 0 V). ### **DC CHARACTERISTICS FOR 74HCT** | | | | T <sub>amb</sub> °C | | | | | | | | TEST CONDITION | | | |-----------------|---------------------------|------|---------------------|------|-------|-------|--------|-------------|---|-----|------------------------------------------|------------------------|--| | SYMBOL | PARAMETER | | +25 | | −40 t | o +85 | -40 to | to +125 UNI | | Vcc | V | OTHER | | | | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | a | (V) | V <sub>I</sub> | OTHER | | | V <sub>OH</sub> | HIGH level output voltage | 3.98 | 4.32 | _ | 3.84 | - | 3.7 | 10.10 | V | 4.5 | V <sub>IH</sub><br>or<br>V <sub>IL</sub> | I <sub>O</sub> = -8 mA | | | V <sub>OL</sub> | LOW level output voltage | _ | 0.15 | 0.26 | 1 | 0.33 | CO1 | 0.40 | V | 4.5 | V <sub>IH</sub><br>or<br>V <sub>IL</sub> | I <sub>O</sub> = 8 mA | | ### Note to HCT types The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine $\Delta I_{CC}$ per input, multiply this value by the unit load coefficient shown in the table below. ### **UNIT LOAD COEFFICIENT** | INPUT | UNIT LOAD COEFFICIENT | |----------------|-----------------------| | ŌĒ | 1 | | SI | 1.5 | | D <sub>n</sub> | 0.75 | | MR | 1.5 | | SO | 1.5 | # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 ## **AC CHARACTERISTICS FOR 74HCT** $GND=0\ V;\ t_r=t_f=6\ ns;\ C_L=50\ pF.$ | | | | | | T <sub>amb</sub> °C | ; | | | | TES | ST CONDITION | |------------------------------------|-----------------------------------------------------------|-----|-----|-----|---------------------|-------|--------|------|------|-----------------|--------------| | SYMBOL | PARAMETER | | +25 | | −40 t | o +85 | -40 to | +125 | UNIT | V <sub>cc</sub> | WAVEFORMS | | | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | (V) | WAVEFORMS | | t <sub>PHL</sub> /t <sub>PLH</sub> | propagation<br>delay<br>MR to DIR,<br>DOR | _ | 30 | 51 | _ | 53 | _ | 63 | ns | 4.5 | Fig.9 | | t <sub>PHL</sub> | propagation<br>delay<br>MR to Q <sub>n</sub> | _ | 22 | 38 | _ | 48 | _ | 57 | ns | 4.5 | Fig.9 | | t <sub>PHL</sub> /t <sub>PLH</sub> | propagation<br>delay<br>SI to DIR | _ | 25 | 43 | _ | 54 | 250 | 65 | ns | 4.5 | Fig.7 | | t <sub>PHL</sub> /t <sub>PLH</sub> | propagation<br>delay<br>SO to DOR | _ | 36 | 61 | - | 76 | 方作 | 92 | ns | 4.5 | Fig.10 | | t <sub>PHL</sub> /t <sub>PLH</sub> | propagation<br>delay<br>SO to Q <sub>n</sub> | - | 42 | 72 | | 90 | | 108 | ns | 4.5 | Fig.15 | | t <sub>PHL</sub> /t <sub>PLH</sub> | propagation<br>delay<br>DOR to Q <sub>n</sub> | 1 | 7 | 12 | | 15 | _ | 18 | ns | 4.5 | Fig.11 | | t <sub>PLH</sub> | propagation<br>delay/ripple<br>through delay<br>SI to DOR | - | 0.8 | 1.4 | _ | 1.75 | _ | 2.1 | μs | 4.5 | Fig.11 | | t <sub>PLH</sub> | propagation<br>delay/bubble-<br>up delay<br>SO to DIR | _ | 1 | 1.8 | _ | 2.25 | _ | 2.7 | μs | 4.5 | Fig.8 | | t <sub>PZH</sub> /t <sub>PZL</sub> | 3-state output enable OE to Qn | _ | 16 | 30 | _ | 38 | _ | 45 | ns | 4.5 | Fig.17 | | t <sub>PHZ</sub> /t <sub>PLZ</sub> | 3-state output disable OE to Qn | _ | 19 | 30 | _ | 38 | _ | 45 | ns | 4.5 | Fig.17 | | t <sub>THL</sub> /t <sub>TLH</sub> | output<br>transition time | _ | 5 | 12 | _ | 15 | _ | 18 | ns | 4.5 | Fig.17 | | t <sub>W</sub> | SI pulse width<br>HIGH or LOW | 9 | 5 | _ | 6 | _ | 8 | _ | ns | 4.5 | Fig.7 | | t <sub>W</sub> | SO pulse width<br>HIGH or LOW | 14 | 8 | _ | 18 | _ | 21 | _ | ns | 4.5 | Fig.10 | | t <sub>W</sub> | DIR pulse width<br>HIGH | 5 | 17 | 29 | 4 | 36 | 4 | 44 | ns | 4.5 | Fig.8 | # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 | | | | | | T <sub>amb</sub> °C | ; | | | | TES | ST CONDITION | |------------------|--------------------------------------------------|------------|-----|-----|---------------------|-------|--------|------|------|-----|-------------------| | SYMBOL | PARAMETER | | +25 | | −40 t | o +85 | -40 to | +125 | UNIT | Vcc | WAVEFORMS | | | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | (V) | WAVEFORMS | | t <sub>W</sub> | DOR pulse<br>width HIGH | 7 | 21 | 36 | 6 | 45 | 6 | 54 | ns | 4.5 | Fig.11 | | t <sub>W</sub> | MR pulse<br>width LOW | 26 | 15 | _ | 33 | _ | 39 | _ | ns | 4.5 | Fig.9 | | t <sub>rem</sub> | removal time MR to SI | 18 | 10 | _ | 23 | _ | 27 | _ | ns | 4.5 | Fig.16 | | t <sub>su</sub> | set-up time<br>D <sub>n</sub> to SI | <b>-</b> 5 | -16 | _ | -4 | _ | -4 | _ | ns | 4.5 | Fig.14 | | t <sub>h</sub> | hold time<br>D <sub>n</sub> to SI | 30 | 18 | _ | 38 | _ | 45 | - | ns | 45 | Fig.14 | | f <sub>max</sub> | maximum clock pulse frequency SI, SO burst mode | 18 | 30 | _ | 14 | - | 12 | W. | MHz | 4.5 | Fig.12 and Fig.13 | | f <sub>max</sub> | maximum clock pulse frequency SI, SO using flags | 18 | 30 | | 14 | | 12 | _ | MHz | 4.5 | Fig.7 and Fig.10 | | f <sub>max</sub> | maximum clock pulse frequency SI, SO cascaded | | 23 | _ | _ | _ | _ | _ | MHz | 4.5 | Fig.7 and Fig.10 | # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 ### **AC WAVEFORMS** ### Shifting in sequence FIFO empty to FIFO full - 1. DIR initially HIGH; FIFO is prepared for valid data - 2. SI set HIGH; data loaded into input stage - 3. DIR goes LOW, input stage "busy" - 4. SI set LOW; data from first location "ripple through" - 5. DIR goes HIGH, status flag indicates FIFO prepared for additional data - Repeat process to load 2nd word through to 64th word into FIFODIR remains LOW; with attempt to shift into full FIFO, no data transfer occurs. # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 ### With FIFO full; SI held HIGH in anticipation of empty location - 1. FIFO is initially full, shift-in is held HIGH - 2. SO pulse; data in the output stage is unloaded, "bubble-up" process of empty location begins - 3. DIR HIGH; when empty location reaches input stage, flag indicates FIFO is prepared for data input - 4. DIR returns to LOW; data shift-in to empty location is complete, FIFO is full again - 5. SI set LOW; necessary to complete shift-in process, DIR remains LOW, because FIFO is full. # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 ### Master reset applied with FIFO full - 1. DIR LOW, output ready HIGH; assume FIFO is full - 2. MR pulse LOW; clears FIFO - 3. DIR goes HIGH; flag indicates input prepared for valid data - 4. DOR goes LOW; flag indicates FIFO empty - 5. Q<sub>n</sub> outputs go LOW (only last bit will be reset). # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 - 1. DOR HIGH; no data transfer in progress, valid data is present at output stage - 2. SO set HIGH; results in DOR going LOW - 3. DOR goes LOW; output stage "busy" - 4. SO set LOW; data in the input stage is unloaded, and new data replaces it as empty location "bubbles-up" to input stage - 5. DOR goes HIGH; transfer process completed, valid data present at output after the specified propagation delay - 6. Repeat process to unload the 3rd through to the 64th word from FIFO. - 7. DOR remains LOW; FIFO is empty. # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 ## With FIFO empty; SO is held HIGH in anticipation Fig.11 Waveforms showing ripple through delay SI input to DOR output, DOR output pulse width and propagation delay from the DOR pulse to the Q<sub>n</sub> output. - 1. FIFO is initially empty, SO is held HIGH - 2. SI pulse; loads data into FIFO and initiates ripple through process - 3. DOR flag signals the arrival of valid data at the output stage - 4. Output transition; data arrives at output stage after the specified propagation delay between the rising edge of the DOR pulse to the Q<sub>n</sub> output - 5. DOR goes LOW; data shift-out is complete, FIFO is empty again - 6. SO set LOW; necessary to complete shift-out process. DOR remains LOW, because FIFO is empty. # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 ### Shift-in operation; high-speed burst mode ### Note to Fig.12 In the high-speed mode, the burst-in rate is determined by the minimum shift-in HIGH and shift-in LOW specifications. The DIR status flag is a don't care condition, and a shift-in pulse can be applied regardless of the flag. A SI pulse which would overflow the storage capacity of the FIFO is ignored. # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 ### Shift-out operation; high-speed burst mode ### Note to Fig.13 In the high-speed mode, the burst-out rate is determined by the minimum shift-out HIGH and shift-out LOW specifications. The DOR flag is a don't care condition and an $\overline{SO}$ pulse can be applied without regard to the flag. # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 The shaded areas indicate when the input is permitted to change for predictable output performance. Fig.14 Waveforms showing hold and set-up times for D<sub>n</sub> input to SI input. # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 ### **APPLICATION INFORMATION** # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 ### Note to Fig.19 The "7404" is easily expanded to increase word length. Composite DIR and DOR flags are formed with the addition of an AND gate. The basic operation and timing are identical to a single FIFO, with the exception of an added gate delay on the flags. # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 ### Note to Fig.20 This circuit is only required if the SI input is constantly held HIGH, when the FIFO is empty and the automatic shift-in cycles are started or if $\overline{SO}$ output is constantly held HIGH, when the FIFO is full and the automatic shift-out cycles are started (see Fig.8 and Fig.10). ### **Expanded format** Figure 21 shows two cascaded FIFOs providing a capacity of 128 words x 5 bits. Figure 22 shows the signals on the nodes of both FIFOs after the application of a SI pulse, when both FIFOs are initially empty. After a ripple through delay, data arrives at the output of FIFO<sub>A</sub>. Due to $\overline{SO}_A$ being HIGH, a DOR<sub>A</sub> pulse is generated. The requirements of SI<sub>B</sub> and D<sub>nB</sub> are satisfied by the DOR<sub>A</sub> pulse width and the timing between the rising edge of DOR<sub>A</sub> and Q<sub>nA</sub>. After a second ripple through delay, data arrives at the output of FIFO<sub>B</sub>. Figure 23 shows the signals on the nodes of both FIFOs after the application of a $\overline{SO}_B$ pulse, when both FIFOs are initially full. After a bubble-up delay a DIR<sub>B</sub> pulse is generated, which acts as a $\overline{SO}_A$ pulse for FIFO<sub>A</sub>. One word is transferred from the output of FIFO<sub>A</sub> to the input of FIFO<sub>B</sub>. The requirements of the $\overline{SO}_A$ pulse for FIFO<sub>A</sub> is satisfied by the pulse width of DOR<sub>B</sub>. After a second bubble-up delay an empty space arrives at D<sub>nA</sub>, at which time DIR<sub>A</sub> goes HIGH. Figure 24 shows the waveforms at all external nodes of both FIFOs during a complete shift-in and shift-out sequence. # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 ### Note to Fig.21 The "7404" is easily cascaded to increase word capacity without any external circuitry. In cascaded format, all necessary communications are handled by the FIFOs. Figures 22 and 23 demonstrate the intercommunication timing between FIFO<sub>A</sub> and FIFO<sub>B</sub>. Figure 24 provides an overview of pulses and timing of two cascaded FIFOs, when shifted full and shifted empty again. # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 - 1. FIFO<sub>A</sub> and FIFO<sub>B</sub> initially empty, $\overline{SO}_A$ held HIGH in anticipation of data - 2. Load one word into FIFOA; SI pulse applied, results in DIR pulse - Data-out <sub>A</sub>/data-in <sub>B</sub> transition; valid data arrives at FIFO<sub>A</sub> output stage after a specified delay of the DOR flag, meeting data input set-up requirements of FIFO<sub>B</sub> - 4. DOR<sub>A</sub> and SI<sub>B</sub> pulse HIGH; (ripple through delay after SI<sub>A</sub> LOW) data is unloaded from FIFO<sub>A</sub> as a result of the data output ready pulse, data is shifted into FIFO<sub>B</sub> - 5. DIR<sub>B</sub> and $\overline{SO}_A$ go LOW; flag indicates input stage of FIFO<sub>B</sub> is busy, shift-out of FIFO<sub>A</sub> is complete - 6. DIR<sub>B</sub> and $\overline{SO}_A$ go HIGH automatically; the input stage of FIFO<sub>B</sub> is again able to receive data, $\overline{SO}$ is held HIGH in anticipation of additional data - 7. $DOR_B$ goes HIGH; (ripple through delay after $SI_B$ LOW) valid data is present one propagation delay later at the $FIFO_B$ output stage. # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 - 1. FIFO<sub>A</sub> and FIFO<sub>B</sub> initially full, SI<sub>B</sub> held HIGH in anticipation of shifting in new data as an empty location bubbles-up - 2. Unload one word from FIFOB; SO pulse applied, results in DOR pulse - DIR<sub>B</sub> and SO<sub>A</sub> pulse HIGH; (bubble-up delay after SO<sub>B</sub> LOW) data is loaded into FIFO<sub>B</sub> as a result of the DIR pulse, data is shifted out of FIFO<sub>A</sub> - 4. DORA and SIB go LOW; flag indicates the output stage of FIFOA is busy, shift-in to FIFOB is complete - DOR<sub>A</sub> and SI<sub>B</sub> go HIGH; flag indicates valid data is again available at FIFO<sub>A</sub> output stage, SI<sub>B</sub> is held HIGH, awaiting bubble-up of empty location - 6. DIR<sub>A</sub> goes HIGH; (bubble-up delay after $\overline{SO}_A$ LOW) an empty location is present at input stage of FIFO<sub>A</sub>. # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 ### Note to Fig.24 ### Sequence 1 (both FIFOS empty, starting SHIFT-IN process) After a $\overline{\text{MR}}$ pulse has been applied FIFO<sub>A</sub> and FIFO<sub>B</sub> are empty. The DOR flags of FIFO<sub>A</sub> and FIFO<sub>B</sub> go LOW due to no valid data being present at the outputs. The DIR flags are set HIGH due to the FIFOs being ready to accept data. $\overline{\text{SO}}_{B}$ is held HIGH and two SI<sub>A</sub> pulses are applied (1). These pulses allow two data words to ripple through to the output stage of FIFO<sub>A</sub> and to the input stage of FIFO<sub>B</sub> (2). When data arrives at the output of FIFO<sub>B</sub>, a DOR<sub>B</sub> pulse is generated (3). When $\overline{\text{SO}}_{B}$ goes LOW, the first bit is shifted out and a second bit ripples through to the output after which DOR<sub>B</sub> goes HIGH (4). # 5-Bit x 64-word FIFO register; 3-state # 74HC/HCT7404 ### Sequence 2 (FIFO<sub>B</sub> runs full) After the $\overline{\text{MR}}$ pulse, a series of 64 SI pulses are applied. When 64 words are shifted in, DIR<sub>B</sub> remains LOW due to FIFO<sub>B</sub> being full (5). DOR<sub>A</sub> goes LOW due to FIFO<sub>A</sub> being empty. ### Sequence 3 (FIFO<sub>A</sub> runs full) When 65 words are shifted in, DOR<sub>A</sub> remains HIGH due to valid data remaining at the output of FIFO<sub>A</sub>. Q<sub>nA</sub> remains HIGH, being the polarity of the 65th data word (6). After the 128th SI pulse, DIR remains LOW and both FIFOs are full (7). Additional pulses have no effect. # Sequence 4 (both FIFOs full, starting SHIFT-OUT process) $SI_A$ is held HIGH and two $\overline{SO}_B$ pulses are applied (8). These pulses shift out two words and thus allow two empty locations to bubble-up to the input stage of FIFO<sub>B</sub>, and proceed to FIFO<sub>A</sub> (9). When the first empty location arrives at the input of FIFO<sub>A</sub>, a DIR<sub>A</sub> pulse is generated (10) and a new word is shifted into FIFO<sub>A</sub>. $SI_A$ is made LOW and now the second empty location reaches the input stage of FIFO<sub>A</sub>, after which DIR<sub>A</sub> remains HIGH (11). ### Sequence 5 (FIFO<sub>A</sub> runs empty) At the start of sequence 5 FIFO<sub>A</sub> contains 63 valid words due to two words being shifted out and one word being shifted in, in sequence 4. An additional series of $\overline{SO}_B$ pulses are applied. After 63 $\overline{SO}_B$ pulses, all words from FIFO<sub>A</sub> are shifted into FIFO<sub>B</sub>. DOR<sub>A</sub> remains LOW (12). # Sequence 6 (FIFO<sub>B</sub> runs empty) After the next $\overline{SO}_B$ pulse, DIR<sub>B</sub> remains HIGH due to the input stage of FIFO<sub>B</sub> being empty. After another 63 $\overline{SO}_B$ pulses, DOR<sub>B</sub> remains LOW due to both FIFOs being empty (14). Additional $\overline{SO}_B$ pulses have no effect. The last word remains available at the output Q<sub>n</sub>. ### **PACKAGE OUTLINES** See "74HC/HCT/HCU/HCMOS Logic Package Outlines".