# FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR #### GENERAL DESCRIPTION The ICS843001 is a Fibre Channel Clock Generator and a member of the HiPerClocks<sup>™</sup> family of high performance devices from ICS. The ICS843001 uses either a 26.5625MHz or a 23.4375 crystal to synthesize 106.25MHz, 187.5MHz or 212.5MHz, using the FREQ\_SEL pin. The ICS843001 has excellent <1ps phase jitter performance, over the 637KHz – 10MHz integration range. The ICS843001 is packaged in a small 8-pin TSSOP, making it ideal for use in systems with limited board space. #### **F**EATURES - 1 differential 3.3V LVPECL output - Crystal oscillator interface designed for 23.4375MHz or 26.5625MHz, 18pF parallel resonant crystal - Selectable 106.25MHz, 187.5MHz or 212.5MHz output frequency - VCO range: 560MHz 680MHz - RMS phase jitter @ 106.255MHz, using a 26.5625MHz crystal (637KHz - 10MHz): 0.74ps (typical) - RMS phase noise at 106.25MHz #### Phase noise: | <u>Offset</u> | Noise Power | |---------------|--------------| | 100Hz | 95.2 dBc/Hz | | 1KHz | 118.7 dBc/Hz | | 10KHz | 129.1 dBc/Hz | | 00KHz | 129.6 dBc/Hz | - 3.3V operating supply - -30°C to 85°C ambient operating temperature #### **FUNCTION TABLE** | Inputs | Inputs | | | | |-------------------|----------|---------------------|--|--| | Crystal Frequency | FREQ_SEL | Output Frequencie | | | | 26.5625MHz | 0 | 106.25MHz (Default) | | | | 26.5625MHz | 1 | 212.5MHz | | | | 23.4375MHz | 1 | 187.5MHz | | | #### **BLOCK DIAGRAM** #### PIN ASSIGNMENT # FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR TABLE 1. PIN DESCRIPTIONS | Number | Name | Туре | | Description | |---------|----------------------|--------|----------|-----------------------------------------------------------------------------| | 1 | V <sub>CCA</sub> | Power | | Analog supply pin. | | 2 | $V_{\text{EE}}$ | Power | | Negative supply pin. | | 3,<br>4 | XTAL_OUT,<br>XTAL_IN | Input | | Crystal oscillator interface. XTAL_IN is the input, XTAL_OUT is the output. | | 5 | FREQ_SEL | Input | Pulldown | Frequency select pin. LVCMOS/LVTTL interface levels. | | 6, 7 | nQ0, Q0 | Output | | Differential clock outputs. LVPECL interface levels. | | 8 | $V_{cc}$ | Power | | Core supply pin. | NOTE: Pulldown refers to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | 3. 19 | C | 4 | | pF | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | W. | 51 | | ΚΩ | | | POLLDOWN | | | | | | # FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR #### **ABSOLUTE MAXIMUM RATINGS** 4.6V Supply Voltage, V<sub>CC</sub> -0.5V to $V_{CC} + 0.5V$ Inputs, V $\begin{array}{c} \text{Outputs, I}_{\text{O}} \\ \text{Continuous Current} \end{array}$ 50mA Surge Current 100mA 101.7°C/W (0 mps) Package Thermal Impedance, $\theta_{IA}$ -65°C to 150°C Storage Temperature, T<sub>STG</sub> NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 3A. Power Supply DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , $T_A = -30^{\circ}\text{C}$ to $85^{\circ}\text{C}$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------------------|---------|---------|---------|-------| | V <sub>cc</sub> | Core Supply Voltage | a 13. | 3.135 | 3.3 | 3.465 | V | | V <sub>CCA</sub> | Analog Supply Voltage | 36.0 | 3.135 | 3.3 | 3.465 | V | | I <sub>CCA</sub> | Analog Supply Current | included in I <sub>EE</sub> | | | 12 | mA | | I <sub>EE</sub> | Power Supply Current | | | | 93 | mA | ## Table 3B. LVCMOS/LVTTL DC Characteristics, $V_{cc}$ = 3.3V±5%, Ta = -30°C to 85°C | | | | 99 | | | | | |-----------------|--------------------|----------|--------------------------------|---------|---------|-----------------------|-------| | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | | V <sub>IH</sub> | Input High Voltage | | | 2 | | V <sub>cc</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | | | -0.3 | | 0.8 | V | | I <sub>IH</sub> | Input High Current | FREQ_SEL | $V_{CC} = V_{IN} = 3.465V$ | | | 150 | μΑ | | I | Input Low Current | FREQ_SEL | $V_{CC} = 3.465V, V_{IN} = 0V$ | -5 | | | μΑ | #### Table 3C. LVPECL DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , Ta = -30°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|-----------------------|---------|-----------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | V <sub>cc</sub> - 1.4 | | V <sub>cc</sub> - 0.9 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | V <sub>cc</sub> - 2.0 | | V <sub>cc</sub> - 1.7 | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | | 1.0 | V | NOTE 1: Outputs terminated with 50 $\Omega$ to $\rm V_{cc}$ - 2V. #### TABLE 4. CRYSTAL CHARACTERISTICS | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------------|-----------------|-------------|---------|---------|-------| | Mode of Oscillation | | Fundamental | | | | | Frequency | | 23.4375 | | 26.5625 | MHz | | Equivalent Series Resistance (ESR) | | | | 50 | Ω | | Shunt Capacitance | | | | 7 | pF | # FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR Table 5. AC Characteristics, $V_{\rm CC} = 3.3 V \pm 5\%$ , Ta = -30°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|---------------------------------------|-------------------------------|---------|---------|---------|-------| | f | Output Frequency | FREQ_SEL = 1 | 186.67 | | 226.66 | MHz | | f <sub>out</sub> | Output Frequency | FREQ_SEL = 0 | 93.33 | | 113.33 | MHz | | | | 212.5MHz, (637KHz to 10MHz) | | 0.67 | | ps | | <i>t</i> jit(Ø) | Ø) RMS Phase Jitter, (Random); NOTE 1 | 187.5MHz, (1.875MHz to 20MHz) | | 0.52 | | ps | | | | 106.25MHz, (637KHz to 10MHz) | | 0.74 | | ps | | $t_R/t_F$ | Output Rise/Fall Time | 20% to 80% | 300 | | 600 | ps | | odc | Outrot Duty Cycle | FSEL = 0 | 48 | | 52 | % | | ouc | Output Duty Cycle | FSEL = 1 | 45 | | 55 | % | NOTE 1: Please refer to Phase Noise Plot. # 3.3V LVPECL CLOCK GENERATOR #### Typical Phase Noise at 106.25MHz #### Typical Phase Noise at 212.5MHz # FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR #### Typical Phase Noise at 187.5MHz FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR # PARAMETER MEASUREMENT INFORMATION #### 3.3V OUTPUT LOAD AC TEST CIRCUIT # RMS PHASE JITTER #### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD #### **OUTPUT RISE/FALL TIME** FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR ## **APPLICATION INFORMATION** #### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS843001 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\text{CC}},$ and $V_{\text{CCA}}$ should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a $10\Omega$ resistor along with a $10\mu F$ and a $.01\mu F$ bypass capacitor should be connected to each $V_{\text{CCA}}$ pin. #### **CRYSTAL INPUT INTERFACE** The ICS843001 has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in Figure 2 below were determined using a 26.5625MHz, 18pF parallel resonant crystal and were chosen to minimize the ppm error. The optimum C1 and C2 values can be slightly adjusted for different board layouts. # FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR #### LAYOUT GUIDELINE Figure 3A shows a schematic example of the ICS843001. An example of LVEPCL termination is shown in this schematic. Additional LVPECL termination approaches are shown in the LVPECL Termination Application Note. In this example, an 18pF parallel resonant crystal is used. The C1 = 27pF and C2 = 33pF are recommended for frequency accuracy. The C1 and C2 values may be slightly adjusted for optimizing frequency accuracy. FIGURE 3A. ICS843001 SCHEMATIC EXAMPLE #### PC BOARD LAYOUT EXAMPLE Figure 3B shows an example of ICS843001 P.C. board layout. The crystal X1 footprint shown in this example allows installation of either surface mount HC49S or through-hole HC49 package. The footprints of other components in this example are listed in the *Table 6*. There should be at least one decoupling capacitor per power pin. The decoupling capacitors should be located as close as possible to the power pins. The layout assumes that the board has clean analog power ground plane. NOTE: Table 6, lists component sizes shown in this layout example. TABLE 6. FOOTPRINT TABLE | Reference | Size | |-----------|------| | C1, C2 | 0402 | | C3 | 0805 | | C4, C5 | 0603 | | R2 | 0603 | FIGURE 3B. ICS843001 PC BOARD LAYOUT EXAMPLE # FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR ### Power Considerations This section provides information on power dissipation and junction temperature for the ICS843001. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS843001 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>CC\_MAX</sub> \* I<sub>EE\_MAX</sub> = 3.465V \* 93mA = 322.2mW - Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair Total Power MAX (3.465V, with all outputs switching) = 322.2mW + 30mW = 352.2mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS™ devices is 125°C. The equation for Tj is as follows: $Tj = \theta_{JA} * Pd_total + T_j$ Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_{\Delta}$ = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming a moderate air flow of 1 meter per second and a multi-layer board, the appropriate value is 90.5°C/W per Table 7 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.352\text{W} * 90.5^{\circ}\text{C/W} = 116.9^{\circ}\text{C}$ . This is below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 7. Thermal Resistance $\theta_{\text{JA}}$ for 8-pin TSSOP, Forced Convection # θ<sub>JA</sub> by Velocity (Meters per Second) 0 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 101.7°C/W 90.5°C/W 89.8°C/W FEMTOCLOCKS<sup>TM</sup>CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in *Figure 4*. To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{CC}$ - 2V. • For logic high, $$V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} - 0.9V$$ $$(V_{CCO\_MAX} - V_{OH\_MAX}) = 0.9V$$ • For logic low, $$V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} - 1.7V$$ $$(V_{CCO\_MAX} - V_{OL\_MAX}) = 1.7V$$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd_{-}H = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_{_{L}}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_{_{L}}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 0.9V)/50\Omega] * 0.9V = \textbf{19.8mW}$$ $$Pd\_L = [(V_{OL\_MAX} - (V_{CC\_MAX} - 2V))/R_{L}] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW 843001AG FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR # **RELIABILITY INFORMATION** Table 8. $\theta_{\text{JA}}$ vs. Air Flow Table for 8 Lead TSSOP # $\theta_{JA}$ by Velocity (Meters Per Second) JU.5°C Multi-Layer PCB, JEDEC Standard Test Boards 101.7°C/W 90.5°C/W 2.5 89.8°C/W TRANSISTOR COUNT The transistor count for ICS843001 is: 1702 #### PACKAGE OUTLINE - G SUFFIX 8 LEAD TSSOP TABLE 9. PACKAGE DIMENSIONS | SYMBOL | Millin | neters | |---------|---------|---------| | STWIBOL | Minimum | Maximum | | N | 8 | 3 | | A | | 1.20 | | A1 | 0.05 | 0.15 | | A2 | 0.80 | 1.05 | | b | 0.19 | 0.30 | | С | 0.09 | 0.20 | | D | 2.90 | 3.10 | | E | 6.40 E | BASIC | | E1 | 4.30 | 4.50 | | е | 0.65 E | BASIC | | L | 0.45 | 0.75 | | α | 0° | 8° | | aaa | | 0.10 | Reference Document: JEDEC Publication 95, MO-153 # FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR TABLE 10. ORDERING INFORMATION | Part/Order Number | Marking | Package | Count | Temperature | |-------------------|---------|-------------------------------|--------------|---------------| | ICS843001AG | 3001A | 8 lead TSSOP | 100 per tube | -30°C to 85°C | | ICS843001AGT | 3001A | 8 lead TSSOP on Tape and Reel | 2500 | -30°C to 85°C | The aforementioned trademarks, HiPerClocksTM and FemtoClocksTM are a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. # FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR | REVISION HISTORY SHEET | | | | | |------------------------|-------|------|------------------------------------------------------------------------|----------| | Rev | Table | Page | Description of Change | Date | | Α | | 1 | Corrected block diagram. | 6/1/04 | | В | ТЗА | 3 | Power Supply DC Characteristics Table- added ICCA spec. | 8/23/04 | | В | T10 | 14 | Ordering Information Table - corrected count from 154 to 100 per tube. | 10/13/04 |