# DECADE COUNTER; DIVIDE-BY-TWELVE COUNTER; 4-BIT BINARY COUNTER The SN54/74LS90, SN54/74LS92 and SN54/74LS93 are high-speed 4-bit ripple type counters partitioned into two sections. Each counter has a divide-by-two section and either a divide-by-five (LS90), divide-by-six (LS92) or divide-by-eight (LS93) section which are triggered by a HIGH-to-LOW transition on the clock inputs. Each section can be used separately or tied together (Q to $\overline{\text{CP}}$ ) to form BCD, bi-quinary, modulo-12, or modulo-16 counters. All of the counters have a 2-input gated Master Reset (Clear), and the LS90 also has a 2-input gated Master Set (Preset 9). - Low Power Consumption . . . Typically 45 mW - High Count Rates . . . Typically 42 MHz - Choice of Counting Modes . . . BCD, Bi-Quinary, Divide-by-Twelve, Binary - Input Clamp Diodes Limit High Speed Termination Effects LOADING (Note a) **PIN NAMES** HIGH LOW CPo Clock (Active LOW going edge) Input to 0.5 U.L. 1.5 U.L ÷2 Section CP₁ Clock (Active LOW going edge) Input to 0.5 U.L 2.0 U.L. ÷5 Section (LS90), ÷6 Section (LS92) CP<sub>1</sub> Clock (Active LOW going edge) Input to 0.5 U.L. 1.0 U.L. ÷8 Section (LS93) MR<sub>1</sub>, MR<sub>2</sub> Master Reset (Clear) Inputs 0.5 U.L. 0.25 U.L. $MS_1$ , $MS_2$ Master Set (Preset-9, LS90) Inputs 0.5 U.L. 0.25 U.L. Output from +2 Section (Notes b & c) 10 U.L. 5 (2.5) U.L. $Q_0$ Outputs from +5 (LS90), +6 (LS92), Q<sub>1</sub>, Q<sub>2</sub>, Q<sub>3</sub> 10 U.L. 5 (2.5) U.L. ÷8 (LS93) Sections (Note b) #### NOTES: - a. 1 TTL Unit Load (U.L.) = 40 $\mu$ A HIGH/1.6 mA LOW. - b. The Output LOW drive factor is 2.5 U.L. for Military, (54) and 5 U.L. for commercial (74) Temperature Ranges. - c. The $\mathsf{Q}_0$ Outputs are guaranteed to drive the full fan-out plus the $\mathsf{CP}_1$ input of the device. - d. To insure proper operation the rise $(t_r)$ and fall time $(t_f)$ of the clock must be less than 100 ns. # SN54/74LS90 SN54/74LS92 SN54/74LS93 ## DECADE COUNTER; DIVIDE-BY-TWELVE COUNTER; 4-BIT BINARY COUNTER LOW POWER SCHOTTKY #### **LOGIC SYMBOL** #### **FUNCTIONAL DESCRIPTION** The LS90, LS92, and LS93 are 4-bit ripple type Decade, Divide-By-Twelve, and Binary Counters respectively. Each device consists of four master/slave flip-flops which are internally connected to provide a divide-by-two section and a divide-by-five (LS90), divide-by-six (LS92), or divide-by-eight (LS93) section. Each section has a separate clock input which initiates state changes of the counter on the HIGH-to-LOW clock transition. State changes of the Q outputs do not occur simultaneously because of internal ripple delays. Therefore, decoded output signals are subject to decoding spikes and should not be used for clocks or strobes. The $Q_0$ output of each device is designed and specified to drive the rated fan-out plus the $\overline{\mbox{CP}}_1$ input of the device. A gated AND asynchronous Master Reset (MR $_1$ • MR $_2$ ) is provided on all counters which overrides and clocks and resets (clears) all the flip-flops. A gated AND asynchronous Master Set (MS $_1$ • MS $_2$ ) is provided on the LS90 which overrides the clocks and the MR inputs and sets the outputs to nine (HLLH). Since the output from the divide-by-two section is not internally connected to the succeeding stages, the devices may be operated in various counting modes. #### **LS90** - A. BCD Decade (8421) Counter The $\overline{CP}_1$ input must be externally connected to the Q<sub>0</sub> output. The $\overline{CP}_0$ input receives the incoming count and a BCD count sequence is produced. - B. Symmetrical Bi-quinary Divide-By-Ten Counter The $Q_3$ output must be externally connected to the $\overline{CP}_0$ input. The input count is then applied to the $\overline{CP}_1$ input and a divide-by-ten square wave is obtained at output $Q_0$ . C. Divide-By-Two and Divide-By-Five Counter — No external interconnections are required. The first flip-flop is used as a binary element for the divide-by-two function ( $\overline{CP}_0$ as the input and $Q_0$ as the output). The $\overline{CP}_1$ input is used to obtain binary divide-by-five operation at the $Q_3$ output. #### **LS92** - A. Modulo 12, Divide-By-Twelve Counter The $\overline{CP}_1$ input must be externally connected to the $Q_0$ output. The $\overline{CP}_0$ input receives the incoming count and $Q_3$ produces a symmetrical divide-by-twelve square wave output. - B. Divide-By-Two and Divide-By-Six Counter —No external interconnections are required. The first flip-flop is used as a binary element for the divide-by-two function. The $\overline{CP}_1$ input is used to obtain divide-by-three operation at the $Q_1$ and $Q_2$ outputs and divide-by-six operation at the $Q_3$ output. #### **LS93** - A. 4-Bit Ripple Counter The output Q<sub>0</sub> must be externally connected to input $\overline{CP}_1$ . The input count pulses are applied to input $\overline{CP}_0$ . Simultaneous divisions of 2, 4, 8, and 16 are performed at the Q<sub>0</sub>, Q<sub>1</sub>, Q<sub>2</sub>, and Q<sub>3</sub> outputs as shown in the truth table. - B. 3-Bit Ripple Counter— The input count pulses are applied to input CP<sub>1</sub>. Simultaneous frequency divisions of 2, 4, and 8 are available at the Q<sub>1</sub>, Q<sub>2</sub>, and Q<sub>3</sub> outputs. Independent use of the first flip-flop is available if the reset function coincides with reset of the 3-bit ripple-through counter. # LS90 MODE SELECTION | RES | ET/SE | | UTP | UTS | | | | | | | | | |-----------------|-----------------|-----------------|-----------------|----------------|----------------|-------|-------|--|--|--|--|--| | MR <sub>1</sub> | MR <sub>2</sub> | MS <sub>1</sub> | MS <sub>2</sub> | Q <sub>0</sub> | Q <sub>1</sub> | $Q_2$ | $Q_3$ | | | | | | | Н | Н | L | Χ | L | L | L | L | | | | | | | Н | Н | Χ | L | L | L | L | L | | | | | | | X | Х | Н | Н | Н | L | L | Н | | | | | | | L | Х | L | X | | Count | | | | | | | | | X | L | Х | L | Count | | | | | | | | | | L | Х | Х | L | Count | | | | | | | | | | Ιx | L | L | l x l | | Count | | | | | | | | H = HIGH Voltage Level L = LOW Voltage Level X = Don't Care #### LS92 AND LS93 MODE SELECTION | | SET<br>UTS | | OUTF | PUTS | | | | | | |-----------------|-----------------|----------------|-------------------|------|---|--|--|--|--| | MR <sub>1</sub> | MR <sub>2</sub> | Q <sub>0</sub> | $Q_0$ $Q_1$ $Q_2$ | | | | | | | | Н | Н | L | L | L | L | | | | | | L | Н | | Count | | | | | | | | Н | L | Count | | | | | | | | | L | L | | Cou | unt | | | | | | H = HIGH Voltage Level L = LOW Voltage Level X = Don't Care ### LS90 BCD COUNT SEQUENCE | COUNT | OUTPUT | | | | | | | | |-------|----------------|-------|-------|-------|--|--|--|--| | COUNT | Q <sub>0</sub> | $Q_1$ | $Q_2$ | $Q_3$ | | | | | | 0 | L | L | L | L | | | | | | 1 | Н | L | L | L | | | | | | 2 | L | Н | L | L | | | | | | 3 | Н | Н | L | L | | | | | | 4 | L | L | Н | L | | | | | | 5 | Н | L | Н | L | | | | | | 6 | L | Н | Н | | | | | | | 7 | Н | Н | H | L | | | | | | 8 | L | L | L | H | | | | | | 9 | Н | L | TI. | H | | | | | ${\hbox{NOTE:}}$ Output ${\hbox{Q}}_0$ is connected to Input ${\hbox{CP}}_1$ for BCD count. #### LS92 TRUTH TABLE | COUNT | | OUT | PUT | d | |-------------|----------------|-------|----------------|----------------| | COUNT | Q <sub>0</sub> | $Q_1$ | Q <sub>2</sub> | Q <sub>3</sub> | | 0 | L | ab. | ZL. | L | | 1 | H | Ů. | L | L's | | 2 | L | Н | _L | o [}-; | | 2 3 | H | Н | Q. | L | | 4 | L | L | Н | L | | 4<br>5<br>6 | H. | L | Н | L | | 6 | L | L | L | Н | | 7 | Н | L | L | Н | | 8 | L | Н | L | Н | | 9 | Н | Н | L | Н | | 10 | L | L | Н | Н | | 11 | Н | L | Н | Н | NOTE: Output $Q_0$ is connected to Input $CP_1$ . #### LS93 TRUTH TABLE | COUNT | | OUTPUT | | | | | | | | |-------|-------|----------------|-------|-------|--|--|--|--|--| | COUNT | $Q_0$ | Q <sub>1</sub> | $Q_2$ | $Q_3$ | | | | | | | 0 | L | L | L | L | | | | | | | 1 | Н | L | L | L | | | | | | | 2 | L | Н | L | L | | | | | | | 3 | Н | Н | L | L | | | | | | | 4 | L | L | Н | L | | | | | | | 5 | Н | L | Η | | | | | | | | 6 | L | Н | Η | L | | | | | | | 7 | Н | Н | Η | L | | | | | | | 8 | L | L | L | Н | | | | | | | 9 | Н | L | L | Н | | | | | | | 10 | L | Н | L | Н | | | | | | | 11 | Н | Н | L | Н | | | | | | | 12 | L | L | Η | Н | | | | | | | 13 | Н | L | Н | Н | | | | | | | 14 | L | Н | Н | Н | | | | | | | 15 | Н | Н | Н | Н | | | | | | $\underline{\text{NO}}\text{TE}$ : Output $\mathbf{Q}_0$ is connected to Input $\mathbf{CP_1}$ . ## **GUARANTEED OPERATING RANGES** | Symbol | Parameter | | Min | Тур | Max | Unit | |----------------|-------------------------------------|----------|-------------|------------|-------------|------| | Vcc | Supply Voltage | 54<br>74 | 4.5<br>4.75 | 5.0<br>5.0 | 5.5<br>5.25 | V | | T <sub>A</sub> | Operating Ambient Temperature Range | 54<br>74 | -55<br>0 | 25<br>25 | 125<br>70 | °C | | ЮН | Output Current — High | 54, 74 | | | -0.4 | mA | | lOL | Output Current — Low | 54<br>74 | | | 4.0<br>8.0 | mA | ## DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified) | | | | | Limits | | | | | |--------|-----------------------------------------------------------------------------------------------|--------|-----|--------|------------------------------|------|------------------------------------------------|----------------------------------------------------------------| | Symbol | Parameter | | Min | Тур | Max | Unit | Test Co | onditions | | VIH | Input HIGH Voltage | | 2.0 | | | V | Guaranteed Input HIGH Voltage for All Inputs | | | \/ | Input LOW Voltage | 54 | | | 0.7 | v 🗐 | Guaranteed Input | LOW Voltage for | | VIL | input LOW Voltage | 74 | | | 8.0 | 7 | All Inputs | | | VIK | Input Clamp Diode Voltage | | | -0.65 | -1.5 | V | VCC = MIN, I <sub>IN</sub> = | –18 mA | | V | Output HICH Voltage | 54 | 2.5 | 3.5 | 5 12 | V | VCC = MIN, IOH = | = MAX, V <sub>IN</sub> = V <sub>IH</sub> | | VOH | VOH Output HIGH Voltage | | 2.7 | 3.5 | | V | or V <sub>IL</sub> per Truth Table | | | Voi | Output LOW Voltage | 54, 74 | | 0.25 | 0.4 | V | I <sub>OL</sub> = 4.0 mA | $V_{CC} = V_{CC} MIN,$<br>$V_{IN} = V_{IL} \text{ or } V_{IH}$ | | VOL | Output LOVV Voltage | 74 | | 0.35 | 0.5 | V | $I_{OL} = 8.0 \text{ mA}$ | per Truth Table | | l | Input HICH Current | | | | 20 | μΑ | $V_{CC} = MAX, V_{IN} = 2.7 V$ | | | l IIH | Input HIGH Current | | | | 0.1 | mA | $V_{CC} = MAX, V_{IN}$ | = 7.0 V | | IIL | Input LOW Current MS, MR CP <sub>0</sub> CP <sub>1</sub> (LS90, LS92) CP <sub>1</sub> (LS93) | | | | -0.4<br>-2.4<br>-3.2<br>-1.6 | mA | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 0.4 V | | | los | Short Circuit Current (Note 1) | | -20 | | -100 | mA | VCC = MAX | | | ICC | Power Supply Current | | | | 15 | mA | V <sub>CC</sub> = MAX | | Note 1: Not more than one output should be shorted at a time, nor for more than 1 second. # AC CHARACTERISTICS ( $T_A = 25^{\circ}C$ , $V_{CC} = 5.0 \text{ V}$ , $C_L = 15 \text{ pF}$ ) | | | Limits | | | | | | | | | | |--------------------------------------|--------------------------------------------------------------------|--------|----------|----------|------|----------|----------|-----|----------|----------|------| | | | | LS90 | | | LS92 | | | LS93 | | | | Symbol | Parameter | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | fMAX | CP <sub>0</sub> Input Clock Frequency | 32 | | | 32 | | | 32 | | | MHz | | fMAX | CP <sub>1</sub> Input Clock Frequency | 16 | | | 16 | | | 16 | | | MHz | | <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation Delay, CP <sub>0</sub> Input to Q <sub>0</sub> Output | | 10<br>12 | 16<br>18 | | 10<br>12 | 16<br>18 | | 10<br>12 | 16<br>18 | ns | | <sup>t</sup> PLH<br><sup>t</sup> PHL | CP <sub>0</sub> Input to Q <sub>3</sub> Output | | 32<br>34 | 48<br>50 | | 32<br>34 | 48<br>50 | | 46<br>46 | 70<br>70 | ns | | <sup>t</sup> PLH<br><sup>t</sup> PHL | CP₁ Input to Q₁ Output | | 10<br>14 | 16<br>21 | | 10<br>14 | 16<br>21 | | 10<br>14 | 16<br>21 | ns | | tPLH<br>tPHL | CP₁ Input to Q₂ Output | | 21<br>23 | 32<br>35 | | 10<br>14 | 16<br>21 | | 21<br>23 | 32<br>35 | ns | | tPLH<br>tPHL | CP₁ Input to Q₃ Output | | 21<br>23 | 32<br>35 | | 21<br>23 | 32<br>35 | | 34<br>34 | 51<br>51 | ns | | tPLH | MS Input to Q <sub>0</sub> and Q <sub>3</sub> Outputs | | 20 | 30 | 48.0 | 本户 | | | | | ns | | <sup>t</sup> PHL | MS Input to Q <sub>1</sub> and Q <sub>2</sub> Outputs | | 26 | 40 | E 34 | | | | | | ns | | <sup>t</sup> PHL | MR Input to Any Output | | 26 | 40 | - | 26 | 40 | | 26 | 40 | ns | # AC SETUP REQUIREMENTS (T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5.0 V) | | | Limits | | | | | | | |------------------|-------------------------------------|--------|-----|------|-----|------|-----|------| | | | LS | 90 | LS92 | | LS93 | | | | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Unit | | t <sub>W</sub> | CP <sub>0</sub> Pulse Width | 15 | | 15 | | 15 | | ns | | t₩ | CP <sub>1</sub> Pulse Width | 30 | | 30 | | 30 | | ns | | t <sub>W</sub> | MS Pulse Width | 15 | | | | | | ns | | t <sub>W</sub> | MR Pulse Width | 15 | | 15 | | 15 | | ns | | t <sub>rec</sub> | Recovery Time MR to $\overline{CP}$ | 25 | | 25 | | 25 | | ns | RECOVERY TIME ( $t_{rec}$ ) is defined as the minimum time required between the end of the reset pulse and the clock transition from HIGH-to-LOW in order to recognize and transfer HIGH data to the Q outputs ## **AC WAVEFORMS** Figure 1 \*The number of Clock Pulses required between the tpHL and tpLH measurements can be determined from the appropriate Truth Tables.