## **Dual 4-Stage Binary Ripple Counter** ## **High-Performance Silicon-Gate CMOS** The MC54/74HC393 is identical in pinout to the LS393. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs. This device consists of two independent 4-bit binary ripple counters with parallel outputs from each counter stage. A ÷ 256 counter can be obtained by cascading the two binary counters. Internal flip-flops are triggered by high-to-low transitions of the clock input. Reset for the counters is asynchronous and active-high. State changes of the Q outputs do not occur simultaneously because of internal ripple delays. Therefore, decoded output signals are subject to decoding spikes and should not be used as clocks or as strobes except when gated with the Clock of the HC393. - Output Drive Capability: 10 LSTTL Loads - Outputs Directly Interface to CMOS, NMOS, and TTL - In Compliance with the Requirements Defined by JEDEC Standard No. 7A Chip Complexity: 236 FETs or 59 Feet. - Chip Complexity: 236 FETs or 59 Equivalent Gates ### LOGIC DIAGRAM PIN 7 = GND ## MC54/74HC393 J SUFFIX CERAMIC PACKAGE CASE 632-08 **N SUFFIX** PLASTIC PACKAGE CASE 646-06 **D SUFFIX** SOIC PACKAGE CASE 751A-03 #### ORDERING INFORMATION MC54HCXXXJ Ceramic MC74HCXXXN Plastic MC74HCXXXD SOIC #### **PIN ASSIGNMENT** 14 VCC CLOCK a RESET a 13 CLOCK b 12 RESET b Q1<sub>a</sub> [ Q2a 11 D Q1h Q3<sub>a</sub> [ 10 D Q2b ] Q3<sub>b</sub> Q4a [ 8 D Q4b GND [ #### **FUNCTION TABLE** Inputs Clock Reset **Outputs** Н Н No Change L No Change 1 L No Change Advance to **Next State** 10/95 REV 6 #### MC54/74HC393 #### **MAXIMUM RATINGS\*** | Symbol | Parameter | Value | Unit | |------------------|-------------------------------------------------------------------------------------------|--------------------------------|------| | VCC | DC Supply Voltage (Referenced to GND) | - 0.5 to + 7.0 | ٧ | | V <sub>in</sub> | DC Input Voltage (Referenced to GND) | - 1.5 to V <sub>CC</sub> + 1.5 | V | | V <sub>out</sub> | DC Output Voltage (Referenced to GND) | -0.5 to V <sub>CC</sub> + 0.5 | V | | l <sub>in</sub> | DC Input Current, per Pin | ± 20 | mA | | l <sub>out</sub> | DC Output Current, per Pin | ± 25 | mA | | ICC | DC Supply Current, V <sub>CC</sub> and GND Pins | ± 50 | mA | | PD | Power Dissipation in Still Air, Plastic or Ceramic DIP† SOIC Package† | 750<br>500 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic or SOIC DIP)<br>(Ceramic DIP) | 260<br>300 | °C | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{CC}$ ). Unused outputs must be left open. For high frequency or heavy load considerations, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D). #### **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Unit | |------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------|--------------------|------| | VCC | DC Supply Voltage (Referenced to GND) | 2.0 | 6.0 | V | | V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | 0 | Vcc | V | | TA | Operating Temperature, All Package Types | - 55 | + 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time $V_{CC} = 2.0 \text{ V}$ (Figure 1) $V_{CC} = 4.5 \text{ V}$ $V_{CC} = 6.0 \text{ V}$ | 0<br>0<br>0 | 1000<br>500<br>400 | ns | #### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) | | | | | Guaranteed Limit | | | | |-----------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|--------------------|--------------------|------| | Symbol | Parameter | Test Conditions | V <sub>C</sub> C<br>V | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | VIH | Minimum High-Level Input<br>Voltage | $V_{Out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{Out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | V | | V <sub>IL</sub> | Maximum Low–Level Input<br>Voltage | $V_{Out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{Out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 0.3<br>0.9<br>1.2 | 0.3<br>0.9<br>1.2 | 0.3<br>0.9<br>1.2 | V | | VOH | Minimum High–Level Output<br>Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 20 \ \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | V | | | | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}} I_{\text{out}} \le 4.0 \text{ mA} $<br>$ I_{\text{out}} \le 5.2 \text{ mA}$ | 4.5<br>6.0 | 3.98<br>5.48 | 3.84<br>5.34 | 3.70<br>5.20 | | | VOL | Maximum Low–Level Output<br>Voltage | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}}$<br>$ I_{\text{out}} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | V | | | | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}} I_{\text{out}} \le 4.0 \text{ mA} $<br>$ I_{\text{out}} \le 5.2 \text{ mA}$ | 4.5<br>6.0 | 0.26<br>0.26 | 0.33<br>0.33 | 0.40<br>0.40 | | | l <sub>in</sub> | Maximum Input Leakage Current | $V_{in} = V_{CC}$ or GND | 6.0 | ± 0.1 | ± 1.0 | ± 1.0 | μΑ | | ICC | Maximum Quiescent Supply<br>Current (per Package) | V <sub>in</sub> = V <sub>CC</sub> or GND<br>I <sub>out</sub> = 0 µA | 6.0 | 8 | 80 | 160 | μΑ | NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). <sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. <sup>†</sup>Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C Ceramic DIP: – 10 mW/°C from 100° to 125°C SOIC Package: – 7 mW/°C from 65° to 125°C #### AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_f = t_f = 6 \text{ ns}$ ) | | | | Gu | aranteed Li | mit | | |----------------------------------------|--------------------------------------------------------------|-------------------|-----------------|-----------------|-----------------|------| | Symbol | Parameter | v <sub>CC</sub> | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | f <sub>max</sub> | Maximum Clock Frequency (50% Duty Cycle) (Figures 1 and 3) | 2.0<br>4.5<br>6.0 | 5.4<br>27<br>32 | 4.4<br>22<br>26 | 3.6<br>18<br>21 | MHz | | tPLH,<br>tPHL | Maximum Propagation Delay, Clock to Q1 (Figures 1 and 3) | 2.0<br>4.5<br>6.0 | 120<br>24<br>20 | 150<br>30<br>26 | 180<br>36<br>31 | ns | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock to Q2 (Figures 1 and 3) | 2.0<br>4.5<br>6.0 | 190<br>38<br>32 | 240<br>48<br>41 | 285<br>57<br>48 | ns | | tPLH,<br>tPHL | Maximum Propagation Delay, Clock to Q3 (Figures 1 and 3) | 2.0<br>4.5<br>6.0 | 240<br>48<br>41 | 300<br>60<br>51 | 360<br>72<br>61 | ns | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock to Q4 (Figures 1 and 3) | 2.0<br>4.5<br>6.0 | 290<br>58<br>49 | 365<br>73<br>62 | 435<br>87<br>74 | ns | | <sup>†</sup> PHL | Maximum Propagation Delay, Reset to any Q (Figures 2 and 3) | 2.0<br>4.5<br>6.0 | 165<br>33<br>28 | 205<br>41<br>35 | 250<br>50<br>43 | ns | | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output (Figures 1 and 3) | 2.0<br>4.5<br>6.0 | 75<br>15<br>13 | 95<br>19<br>16 | 110<br>22<br>19 | ns | | C <sub>in</sub> | Maximum Input Capacitance | <u> </u> | 10 | 10 | 10 | pF | #### NOTES: - 1. For propagation delays with loads other than 50 pF, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D). - 2. Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | | |-----------------|----------------------------------------------|-----------------------------------------|----|---| | C <sub>PD</sub> | Power Dissipation Capacitance (Per Counter)* | 40 | pF | l | <sup>\*</sup> Used to determine the no–load dynamic power consumption: P<sub>D</sub> = C<sub>PD</sub> V<sub>CC</sub><sup>2</sup>f + I<sub>CC</sub> V<sub>CC</sub>. For load considerations, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D). ### **TIMING REQUIREMENTS** (Input $t_{\Gamma} = t_f = 6 \text{ ns}$ ) | | | | Gu | Guaranteed Limit | | | |---------------------------------|-----------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------| | Symbol | Parameter | v <sub>CC</sub> | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | t <sub>rec</sub> | Minimum Recovery Time, Reset Inactive to Clock (Figure 2) | 2.0<br>4.5<br>6.0 | 50<br>10<br>9 | 65<br>13<br>11 | 75<br>15<br>13 | ns | | t <sub>W</sub> | Minimum Pulse Width, Clock<br>(Figure 1) | 2.0<br>4.5<br>6.0 | 80<br>16<br>14 | 100<br>20<br>17 | 120<br>24<br>20 | ns | | t <sub>W</sub> | Minimum Pulse Width, Reset<br>(Figure 2) | 2.0<br>4.5<br>6.0 | 125<br>25<br>21 | 155<br>31<br>26 | 190<br>38<br>32 | ns | | t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times<br>(Figure 1) | 2.0<br>4.5<br>6.0 | 1000<br>500<br>400 | 1000<br>500<br>400 | 1000<br>500<br>400 | ns | NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). 3 #### **PIN DESCRIPTIONS** #### **INPUTS** #### **Clock (Pins 1, 13)** Clock input. The internal flip-flops are toggled and the counter state advances on high-to-low transitions of the clock input. #### **CONTROL INPUTS** #### Reset (Pins 2, 12) Active-high, asynchronous reset. A separate reset is pro- vided for each counter. A high at the Reset input prevents counting and forces all four outputs low. #### **OUTPUTS** Q1, Q2, Q3, Q4 (Pins 3, 4, 5, 6, 8, 9, 10, 11) Parallel binary outputs Q4 is the most significant bit. #### **SWITCHING WAVEFORMS** Figure 1. \* Includes all probe and jig capacitance Figure 3. Test Circuit Figure 2. #### **TIMING DIAGRAM** # COUNT SEQUENCE | | | Outputs | | | | |---|-------|---------|----|----|----| | | Count | Q4 | Q3 | Q2 | Q1 | | | 0 | L | | | L | | | 1 | | L | L | Н | | | 2 | L | L | Н | L | | | 3 | L | L | Н | Н | | | 4 | L | Н | L | L | | | 5 | | Н | L | Н | | ┫ | 6 | L | Н | Н | L | | 1 | 7 | L | Н | Н | Н | | | 8 | Н | L | L | L | | | 9 | Н | L | L | Н | | | 10 | Н | L | Н | L | | | 11 | Н | L | Н | Н | | | 12 | Н | Н | L | L | | | 13 | Н | Н | L | Н | | | 14 | Н | Н | Н | L | | | 15 | Н | Н | Н | Н | 5 #### **OUTLINE DIMENSIONS** - IOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION LTO CENTER OF LEAD WHEN FORMED PARALLEL. 4. DIMESNION F MAY NARROW TO 0.76 (0.030) WHERE THE LEAD ENTERS THE CERAMIC BODY. | | INC | HES | MILLIN | IETERS | |-----|-----------|-------|----------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.750 | 0.785 | 19.05 | 19.94 | | В | 0.245 | 0.280 | 6.23 | 7.11 | | С | 0.155 | 0.200 | 3.94 | 5.08 | | D | 0.015 | 0.020 | 0.39 | 0.50 | | F | 0.055 | 0.065 | 1.40 | 1.65 | | G | 0.100 BSC | | 2.54 | BSC | | J | 0.008 | 0.015 | 0.21 | 0.38 | | K | 0.125 | 0.170 | 3.18 | 4.31 | | L | 0.300 | BSC | 7.62 BSC | | | M | 0° | 15° | 0° | 15° | | N | 0.020 | 0.040 | 0.51 | 1.01 | - NOTES: 1. LEADS WITHIN 0.13 (0.005) RADIUS OF TRUE POSITION AT SEATING PLANE AT MAXIMUM MATERIAL CONDITION. 2. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 3. DIMENSION B DOES NOT INCLUDE MOLD ELACH. - FLASH - ROUNDED CORNERS OPTIONAL. | | INC | HES | MILLIN | IETERS | |-----|-----------|-------|--------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.715 | 0.770 | 18.16 | 19.56 | | В | 0.240 | 0.260 | 6.10 | 6.60 | | С | 0.145 | 0.185 | 3.69 | 4.69 | | D | 0.015 | 0.021 | 0.38 | 0.53 | | F | 0.040 | 0.070 | 1.02 | 1.78 | | G | 0.100 | BSC | 2.54 | BSC | | Н | 0.052 | 0.095 | 1.32 | 2.41 | | J | 0.008 | 0.015 | 0.20 | 0.38 | | K | 0.115 | 0.135 | 2.92 | 3.43 | | L | 0.300 BSC | | 7.62 | BSC | | M | 0° | 10° | 0° | 10° | | N | 0.015 | 0.039 | 0.39 | 1.01 | #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - CON ROLLING DIMENSION: MILLIME I ER. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR - PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIM | ETERS | INC | HES | |-----|--------|-------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 8.55 | 8.75 | 0.337 | 0.344 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | BSC | 0.050 | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0° | 7° | 0° | 7° | | Р | 5.80 | 6.20 | 0.228 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. #### How to reach us: **USA/EUROPE**: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447 MFAX: RMFAX0@email.sps.mot.com –TOUCHTONE (602) 244–6609 INTERNET: http://Design\_NET.com CODELINE JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, Toshikatsu Otsuki, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 03–3521–8315 **HONG KONG:** Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298 MC54/74HC393/D