# SN54194, SN54LS194A, SN54S194, SN74194, SN74LS194A, SN74S194 4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTERS MARCH 1974-REVISED MARCH 1988 - Parallel Inputs and Outputs - Four Operating Modes: Synchronous Parallel Load Right Shift Left Shift Do Nothing - Positive Edge-Triggered Clocking - Direct Overriding Clear | | TYPICAL | TYPICAL | |----------------|-----------|-------------| | #1/DE | MAXIMUM | POWER | | TYPE | CLOCK | DISSIPATION | | | FREQUENCY | DISSIFATION | | <b>194</b> | 36 MHz | 195 mW | | 'LS194A | 36 MHz | 75 mW | | <b>'</b> \$194 | 105 MHz | 425 mW | ## description These bidirectional shift registers are designed to incorporate virtually all of the features a system designer may want in a shift register. The circuit contains 46 equivalent gates and features parallel inputs, parallel outputs, right-shift and left-shift serial inputs, operating-mode-control inputs, and a direct overriding clear line. The register has four distinct modes of operation, namely: Inhibit clock (do nothing) Shift right (in the direction Q<sub>A</sub> toward Q<sub>D</sub>) Shift left (in the direction Q<sub>D</sub> toward Q<sub>A</sub>) Parallel (broadside) load Synchronous parallel loading is accomplished by applying the four bits of data and taking both mode control inputs, SO and S1, high. The data are loaded into the associated flip-flops and appear at the outputs after the positive transition of the clock input. During loading, serial data flow is inhibited. Shift right is accomplished synchronously with the rising edge of the clock pulse when SO is high and S1 is low. Serial data for this mode is entered at the shift-right data input. When SO is low and S1 is high, data shifts left synchronously and new data is entered at the shift-left serial input. Clocking of the shift register is inhibited when both mode control inputs are low. The mode controls of the SN54194/SN74194 should be changed only while the clock input is high. SN54194, SN54LS194A, SN54S194 . . . J OR W PACKAGE SN74194 . . . N PACKAGE SN74LS194A, SN74S194 . . . D OR N PACKAGE SN54LS194A, SN54S194 . . . FK PACKAGE (TOP VIEW) NC - No internal connection ## logic symbol† <sup>&</sup>lt;sup>1</sup>This symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12. Pin numbers shown are for D. J. N. and W packages. ## **FUNCTION TABLE** | | _ | | | | | | QUT | PUTS | | | | | | |-------|----|----|----------|------|-------|----------|------|------|---|-----------------|----------------------|----------------------|-------------------| | | MO | DE | 01 001 | SE | RIAL | <u> </u> | PARA | LLEI | | _ | _ | ٥. | Λ- | | CLEAR | S1 | SO | CLOCK | LEFT | RIGHT | Α | В | С | D | QΑ | αB | σc | αD | | 7 | Х | Х | х | Х | X | х | Х | Х | X | L | L | L | L | | н | Х | X | L | × | X | × | х | X | X | Q <sub>A0</sub> | $Q_{B0}$ | $a_{co}$ | $\sigma_{\rm D0}$ | | н | Н | н | f | х | х | а | b | c | d | 2 | b | c | d | | н | L | Н | 1 | х | Н | × | X | X | X | н | $Q_{A\Pi}$ | $Q_{Bn}$ | $\alpha_{Cn}$ | | н | L | Н | <b>†</b> | х | L | × | Х | Х | Х | L | $Q_{An}$ | $o_{Bn}$ | $Q_{C\Pi}$ | | Н | Н | L | 1 | Н | Х | × | X | X | X | QBn | $\mathbf{q}_{Cn}$ | $\alpha_{Dn}$ | Н | | н | Н | L | 1 | L | х | × | Х | х | X | Œ₿'n | $\alpha_{Cn}$ | $\sigma_{Dn}$ | L. | | н | L | L. | × | × | X | Х | X | Х | х | $Q_{A0}$ | $\sigma^{\text{BO}}$ | $\sigma^{\text{CO}}$ | $\sigma^{D0}$ | - H = high level (steady state) - L = low level (steady state) - X = irrelevant (any input, including transitions) - 1 = transition from low to high level - a, b, c, d = the level of steady-state input at inputs A, B, C, or D, respectively. - $\Omega_{AO}$ , $\Omega_{BO}$ , $\Omega_{CO}$ , $\Omega_{DO}$ = the level of $\Omega_{A}$ , $\Omega_{B}$ , $\Omega_{C}$ , or $\Omega_{D}$ , respectively, before the indicated steady-state input conditions were established. - $Q_{An}$ , $Q_{Bn}$ , $Q_{Cn}$ , $Q_{Dn}$ = the level of $Q_{An}$ , $Q_{Bn}$ , $Q_{Cn}$ , respectively, before the most-recent $\uparrow$ transition of the clock. ## schematics of inputs and outputs #### 194 ## 'S194 # logic diagrams (positive logic) SHIFT LEFT SERIAL INPUT PARALLEL OUTPUTS ე<u>ლ</u> (14) Q PARALLEL INPUTS 194 <u>...</u>€ ر <u>ه آي</u> Ď ৰ <u>লি</u> Pin numbers shown are for D, J, N, and W packages. SHIFT RIGHT SERIAL INPUT CLOCK (11) typical clear, load, right-shift, left-shift, inhibit, and clear sequences # SN54194, SN74194 **4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTERS** ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | | | | | | | | | | | | 7 V | |---------------------------------------|---------|--|--|--|--|--|--|--|--|--|----------|-------| | Input voltage | | | | | | | | | | | | 5.5 V | | Operating free-air temperature range: | SN54194 | | | | | | | | | | -55°C to | 125°C | | | SN74194 | | | | | | | | | | | | | Storage temperature range | | | | | | | | | | | -65°C to | 150°C | NOTE 1: Voltage values are with respect to network ground terminal. ## recommended operating conditions | | | | SN5419 | 4 | | SN7419 | 4 | | |-----------------------------------------------|--------------------------|-----|--------|------|------|--------|------|------| | | | MIN | NÔM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, VCC | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | High-level output current, IOH | | 1 | | -800 | | | -800 | μА | | Low-level output current, IQL | | | | 16 | | | 16 | mA | | Clock frequency, f <sub>clock</sub> | | 0 | | 25 | 0 | | 25 | MHz | | Width of clock or clear pulse, t <sub>W</sub> | | 20 | | | 20 | | | ns | | | Mode control | 30 | | | 30 | | | ns | | Setup time, t <sub>su</sub> | Serial and parallel data | 20 | | | 20 | | | ns | | | Clear inactive-state | 25 | 3 | | 25 | | • | ns | | Hold time at any input, t <sub>h</sub> | | 0 | 13 | | 0 | | | пѕ | | Operating free-air temperature, TA | 25. 7 | -55 | - | 125 | 0 | | 70 | °C | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | Γ. | Low-level input voltage | -4 | AND IT OUR TO | 100 | SN5419 | 4 | . : | N7419 | 4 | | |------|----------------------------------------|------------------------|-----------------------------------------------------|-----|----------------|------|-----|-------|------|------| | | PARAMETER | HEST C | ONDITIONS | MIN | TYP# | MAX | MIN | TYP‡ | MAX | UNIT | | VIH | High-level input voltage | | | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | | | 8.0 | | | 8.0 | ٧ | | VIK | Input clamp voltage | VCC = MIN, | l₁ =12 mA | | | -1.5 | 1 | | -1.5 | ٧ | | νон | High-level output voltage | | V <sub>1H</sub> = 2 V,<br>I <sub>OH</sub> = -800 μA | 2.4 | 3.4 | | 2.4 | 3,4 | | < | | VOL | Low-level output voltage | | V <sub>IH</sub> = 2 V,<br>IOL = 16 mA | | 0.2 | 0.4 | | 0.2 | 0.4 | ٧ | | Τį | Input current at maximum input voltage | VCC = MAX | V <sub>1</sub> = 5.5 V | | | 1 | | | 1 | mΑ | | Τιн | High-level input current | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 2.4 V | | | 40 | | | 40 | μА | | II L | Low-level input current | VCC = MAX. | V <sub>I</sub> = 0.4 V | | | 1.6 | | | -1.6 | mA | | los | Short-circuit output current § | V <sub>CC</sub> = MAX | | -20 | | -57 | -18 | | -57 | mA | | Icc | Supply current | V <sub>CC</sub> = MAX, | See Note 2 | | 3 <del>9</del> | 63 | | 39 | 63 | mA | For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. \*All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25° C. Not more than one output should be shorted at a time. NOTE 2: With all outputs open, inputs A through D grounded, and 4.5 V applied to S0, S1, clear, and the serial inputs, I<sub>CC</sub> is tested with a momentary GND, then 4.5 V applied to clock. ## switching characteristics, VCC = 5 V, TA = 25 °C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-------------------------------------------------------------|-------------------------|-----|-----|-----|------| | fmax | Maximum clock frequency | C: - 1E +E | 25 | 36 | | MHz | | tPHL | Propagation delay time, high-to-low-level output from clear | C <sub>L</sub> = 15 pF, | | 19 | 30 | กร | | <sup>t</sup> PLH | Propagation delay time, low-to-high-level output from clock | $R_L = 400 \Omega$ , | | 14 | 22 | ns | | tPHL | Propagation delay time, high-to-low-level output from clock | See Figure 1 | | 17 | 26 | пs | ## SN54LS194A, SN74LS194A **4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTERS** # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | | | | | | | | | | | | | 7 V | |--------------------------------------|------------|--|-----|--|---|-------|--|---|--|--|-----|-------|--------| | Input voltage | | | | | | | | | | | | | | | Operating free-air temperature range | SN54LS194A | | | | | | | | | | -55 | °C to | 125°C | | | SN74LS194A | | . , | | | | | , | | | | 0°C 1 | o 70°C | | Storage temperature range | | | | | - | <br>- | | | | | -65 | °C to | 150°C | NOTE 1: Voltage values are with respect to network ground terminal. ## recommended operating conditions | | | SN | 54LS19 | 94Δ | SN | 74LS19 | 4Α | | |----------------------------------------|--------------------------|-----|--------|------|------|--------|------|------| | | | MIN | MOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, VCC | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | High-level output current, IOH | | | | -400 | | | -400 | μА | | Low-level output current, IOL | | | | 4 | | | 8 | mA | | Clock frequency, fclock | - | 0 | | 25 | 0 | | 25 | MHz | | Width of clock or clear pulse, tw | | 20 | | | 20 | | | กร | | | Mode control | 30 | | | 30 | | | ns. | | Setup time, t <sub>su</sub> | Serial and parallel data | 20 | gio- | | 20 | | | ns | | | Clear inactive-state | 25 | _ | | 25 | | | ns | | Hold time at any input, <sup>t</sup> h | ₹ 3° | 0. | C | | 0 | | | Пš | | Operating free-air temperature, TA | 4 1 | 55 | No. | 125 | 0 | | 70 | "C | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | | CT CONDITI | annet | SN | 154LS19 | 4A | SN | 174LS19 | 4A | | |-----------------|----------------------------------------|-----------------------------------------------------------------|----------------------------------------------------|------------|-----|---------|------|-----|---------|------|------| | | FARAMETER | | ST CONDITIO | JMS. | MIN | TYP# | MAX | MIN | TYP‡ | MAX | UNIT | | VIH | High-level input voltage | | | | 2 | | _ | 2 | | | V | | VIL | Low-level input voltage | | | | | | 0.7 | | | 8.0 | V | | ٧ı | Input clamp voltage | VCC - MIN, | lj = -18 mA | <b>\</b> | 1 | | -1.5 | 1 | | -1.5 | V | | v <sub>он</sub> | High-level output voltage | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = V <sub>IL</sub> max | V <sub>IH</sub> = 2 V,<br>, I <sub>OH</sub> = -400 | IμA | 2.5 | 3.5 | | 2.7 | 3.5 | | ٧ | | 1/ | Law layer overve voleges | V <sub>CC</sub> = MIN, | V <sub>IH</sub> = 2 V, | IOL = 4 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | V | | VOL | Low-level output voltage | VIL = VIL max | | IOL = 8 mA | | | | | 0.35 | 0.5 | ľ | | 11 | Input current at maximum input voltage | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 7 V | | | | 0.1 | | | 0.1 | mA | | Чн | High-level input current | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 2.7 V | | | | 20 | | | 20 | μА | | ΙΙL | Low-level input current | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 0.4 V | | 1 | | -0.4 | | | -0.4 | mΑ | | los | Short-circuit output current § | V <sub>CC</sub> = MAX | | | -20 | | -100 | -20 | | -100 | mA | | Icc | Supply current | V <sub>CC</sub> = MAX, | See Note 2 | | | 15 | 23 | | 15 | 23 | πА | <sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. # switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25 \text{ °C}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-------------------------------------------------------------|----------------------------------------------------|-----|-----|-----|------| | fmax | Meximum clock frequency | C <sub>1</sub> = 15 pF, | 25 | 36 | | MHz | | <sup>t</sup> PHL | Propagation delay time, high-to-low-level output from clear | $C_L = 15 \text{ pr.}$ $R_1 = 2 \text{ k}\Omega_1$ | | 19 | 30 | ns | | tPLH | Propagation delay time, low-to-high level output from clock | See Figure 1 | | 14 | 22 | វាទ | | tPHL | Propagation delay time, high-to-low level output from clock | See rigure ) | | 17 | 26 | ns . | <sup>\*</sup>All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. \*Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second. NOTE 2: With all outputs open, inputs A through D grounded, and 4.5 V applied to S0, S1, clear, and the serial inputs, I<sub>CC</sub> is tested with a momentary GND, then 4.5 V, applied to clock. ## SN54S194, SN74S194 4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTERS ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, V <sub>CC</sub> (see Note 1) | | | | | | | | | | | | | | | 7 | <i>'</i> V | |----------------------------------------------|----------|--|--|--|--|--|--|--|--|--|--|---|-----|-----|------|------------| | Input voltage | | | | | | | | | | | | | | | 5.5 | i۷ | | Operating free-air temperature range: | | | | | | | | | | | | | | | | | | | SN74S194 | | | | | | | | | | | | o° | C t | o 70 | °C | | Storage temperature range | | | | | | | | | | | | 6 | E°r | ٠ | 150 | ٥٥ | NOTE 1: Voltage values are with respect to network ground terminal. ## recommended operating conditions | | | s | N54S19 | )4 | S | N74S19 | 34 | T | |-------------------------------------|--------------------------|-----|--------|-----|------|--------|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, V <sub>CC</sub> | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | ٧ | | High-level output current, IOH | | | | -1 | | | 1 | mΑ | | Low-level output current, IOL | | | | 20 | | | 20 | mΑ | | Clock frequency, f <sub>clock</sub> | | 0 | | 70 | 0 | | 70 | MHz | | Width of clock pulse, tw(clock) | | 7 | | | 7 | | | ns | | Width of clear pulse, tw(clear) | | 12 | | | 12 | _ | | nş | | <u> </u> | Mode control | 11 | 3 | | 11 | | | ns | | Setup time, t <sub>SU</sub> | Serial and parallel data | 5 | 500 | | 5 | | | пѕ | | | Clear inactive-state | 9 | _ | | 9 | | | ns | | Hold time at any input, th | 3£ 3 | 3 | 17 | | 3 | | | ns | | Operating free-air temperature, TA | 2 7 | -55 | 100 | 125 | 0 | | 70 | °C | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST COMPLETIONS! | | SN54S194 | | | SN74S194 | | | |------------------|----------------------------------------|---------------------------------------------------------------------------------------------------|----------|------------------|------|-----|-------------|------|------| | PARAMETER | | TEST CONDITIONST | MIN | TYP <sup>‡</sup> | MAX | MIN | IN TYP# MAX | | דואט | | VIΗ | High-level input voltage | | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | | 0.8 | | | 0.8 | V | | ٧ıĸ | Input clamp voltage | V <sub>CC</sub> = MIN, I <sub>I</sub> = -18 mA | | | -1.2 | | | -1.2 | V | | νон | High-level output voltage | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V,<br>V <sub>IL</sub> = 0.8 V, I <sub>OH</sub> = -1 mA | 2,5 | 3.4 | | 2.7 | 3.4 | | V | | VOL | Low-level output voltage | $V_{CC} = MIN, V_{1H} = 2 V,$<br>$V_{1L} = 0.8 V, I_{OL} = 20 \text{ mA}$ | | | 0.5 | | | 0.5 | V | | 1 | Input current at maximum input voltage | VCC = MAX, V1 = 5.5 V | | | 1 | | | 1 | mΑ | | ΙН | High-level input current | $V_{CC} = MAX$ , $V_{\parallel} = 2.7 \text{ V}$ | | - | 50 | | | 50 | μА | | 1 <sub>1</sub> L | Low-level input current | V <sub>CC</sub> = MAX, V <sub>I</sub> = 0.5 V | <b>1</b> | | -2 | | | 2 | mA | | los | Short-circuit output current§ | V <sub>CC</sub> = MAX | -40 | | -100 | -40 | | -100 | mA | | ¹cc | Supply current | V <sub>CC</sub> = MAX, See Note 2 | 1 " | 85 | 135 | | 85 | 135 | | | | | V <sub>CC</sub> - MAX,<br>T <sub>A</sub> = 125°C, W package<br>See Note 2 | | | 110 | | | | mA | $<sup>^{\</sup>dagger}$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. # switching characteristics, VCC - 5 V, TA - 25°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|--------------------------------------------------------------------------|-----------------|-----|------|------|------| | f <sub>max</sub> | Maximum clock frequency | 0 - 15 -5 | 70 | 106 | | MHz | | tpHL | pagation delay time, high-to-low-level output from clear | | | 12.5 | 18.5 | ns | | tPLH | Propagation delay time, low-to-high-level output from clock RL = 280 Ω. | | 4 | 8 | 12 | n\$ | | tPHL | Propagation delay time, high-to-low-level output from clock | See Figure 1 | 4 | 11 | 16.5 | ns | FAII typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. § Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second. NOTE 2: With all outputs open, inputs A through D grounded, and 4.5 V applies to S0, S1, clear, and the serial inputs, I<sub>CC</sub> is tested with a momemtary GND, then 4.5 V, applied to clock. ## PARAMETER MEASUREMENT INFORMATION ## . TEST TABLE FOR SYNCHRONOUS INPUTS | DATA INPUT<br>FOR TEST | 51 | <b>S</b> 0 | OUTPUT TESTED<br>(SEE NOTE E) | |------------------------|-------|------------|------------------------------------| | А | 4.5 V | 4.5 V | Ω <sub>A</sub> at t <sub>n+1</sub> | | В | 4.5 V | 4.5 V | QB at tn+1 | | С | 4.5 V | 4.5 V | QC at tn+1 | | D | 4,5 V | 4.5 V | QD at tn+1 | | L Serial Input | 4.5 ∨ | 0 V | Q <sub>A</sub> at t <sub>n+4</sub> | | R Serial Input | 0 V | 4.5 V | QD at tn+4 | NOTES: A. The clock pulse generator has the following characteristics: $Z_{out} \approx 50~\Omega$ and PRR $\leqslant$ 1 MHz, For '194, $t_r \leqslant$ 7 ns and $t_f \leqslant$ 7 ns. For 'LS194A, $t_{\gamma} \leqslant$ 15 ns and $t_{f} \leqslant$ 6 ns. For 'S194, $t_{\gamma} \leqslant$ 2.5 ns and $t_{f} \leqslant$ 2.5 ns. When testing $f_{\text{max}}$ , vary PRR. - B. C<sub>L</sub> includes probe and jig capacitance. C. All diodes are 1N3064 or 1N916. - D. A clear pulse is applied prior to each test. E. For '194 and 'S194, V<sub>ref</sub> = 1.5 V; for 'LS194A, V<sub>ref</sub> = 1.3 V. F. Propagation delay times (tp<sub>LH</sub> and tp<sub>HL</sub>) are measured at t<sub>n+1</sub>. Proper shifting of data is verified at t<sub>n+4</sub> with a functional test. - G. t<sub>n</sub> = bit time before clocking transition $t_{n+1}$ = bit time after one clocking transition. $t_{n+4}$ = bit time after four clocking transitions. FIGURE 1-SWITCHING TIMES #### IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current. TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. This publication of information regarding any third party's products or services does not constitute This approval, warranty or endorsement thereof.