#### **SDLS076** ## SN54195, SN54LS195A, SN54S195, SN74195, SN74LS195A, SN74S195 4-BIT PARALLEL-ACCESS SHIFT REGISTERS MARCH 1974-REVISED MARCH 1988 - Synchronous Parallel Load - Positive-Edge-Triggered Clocking - Parallel Inputs and Outputs from Each Flip-Flop - Direct Overriding Clear - J and K Inputs to First Stage - . Complementary Outputs from Last Stage - For Use in High Performance: Accumulators/Processors Serial-to-Parallel, Parallel-to-Serial Converters ## description These 4-bit registers feature parallel inputs, parallel outputs, J- $\overline{K}$ serial inputs, shift/load (SH/ $\overline{LD}$ ) control input, and a direct overriding clear. All inputs are buffered to lower the input drive requirements. The register has two modes of operation: Parallel (broadside) load Shift (in the direction $Q_A$ toward $Q_D$ ) Parallel loading is accomplished by applying the four bits of data and taking SH/LD low. The data is loaded into the associated flip-flop and appears at the outputs after the positive transition of the clock input. During loading, serial data flow is inhibited. Shifting is accomplished synchronously when $SH/\overline{LD}$ is high. Serial data for this mode is entered at the $J-\overline{K}$ inputs. These inputs permit the first stage to perform as a $J-\overline{K}$ , D-, or T-type flip-flop as shown in the function table. The high-performance 'S195, with a 105-megahertz typical maximum shift-frequency, is particularly attractive for very-high-speed data processing systems. In most cases existing systems can be upgraded merely by using this Schottky-clamped shift register. #### SN54195, SN54LS195A, SN54S195...J OR W PACKAGE SN74195...N PACKAGE SN74LS195A, SN74S195...D OR N PACKAGE (TOP VIEW) # SN54LS195, SN54S195...FK PACKAGE (TOP VIEW) NC No internal connection | TYPE | TYPICAL<br>MAXIMUM CLOCK<br>FREQUENCY | TYPICAL<br>POWER<br>DISSIPATION | |---------|---------------------------------------|---------------------------------| | 195 | 39 MH≥ | 195 mW | | 'LS195A | 39 MHz | 70 mW | | 'S195 | 105 MHz | 350 mW | ## **FUNCTION TABLE** | | | INP | UTS | | | | | | | _ 0 | UTPU | TS | | |-------|--------|----------|-----|------|----|-----|-----|----|---------------------|-------------------|----------------------|----------------------|--------------------------| | CLEAR | SHIFT/ | 01 00K | SER | IIAL | P, | 4R/ | LLI | EL | | | | | <u> </u> | | CLEAR | LOAD | CLOCK | J | ĸ | Α | В | С | D | QA | Q <sub>B</sub> | QC | σo | ΩD | | [ [ | Х | × | х | × | × | х | Х | Х | L | L | L | L | Н | | Н | L | f | х | х | a | ь | c | d | a | b | c | d | ď | | H | н | L | х | Х | X | Х | Х | Х | QAO | $\sigma_{B0}$ | $\alpha_{CO}$ | $\alpha_{D0}$ | $\overline{\Omega}_{D0}$ | | + | н | Ť | L | н | X | Х | X | Х | Q <sub>A0</sub> | $\mathbf{Q}_{A0}$ | $\sigma_{Bn}$ | $\mathbf{Q}_{Cn}$ | $\bar{\mathbf{Q}}_{Cn}$ | | + | H | 1 | L | ᆫ | х | Х | Х | X | L | $\mathbf{Q}_{An}$ | $\alpha_{\text{Bn}}$ | $\alpha_{Cn}$ | ãcn₁ | | н | Н | 1 | н | н | х | Х | Х | Х | н | $\alpha_{An}$ | $Q_{Bn}$ | $\alpha_{\text{Cn}}$ | $\bar{\alpha}_{Cn}$ | | Н | Н | <u>†</u> | H | L | Х | х | х | х | $\bar{\alpha}_{An}$ | $\mathbf{Q}_{An}$ | $\alpha_{Bn}$ | QCn | $\bar{\alpha}_{Cn}$ | H = high level (steady state) L = low level (steady state) X = irrelevant (any input, including transitions) † = transition from low to high level a, b, c, d = the level of steady-state input at A, B, C, or D, respectively $Q_{A0},\,Q_{B0},\,Q_{C0},\,Q_{D0}$ = the level of $Q_A,\,Q_B,\,Q_C,\,$ or $Q_D,\,$ respectively, before the indicated steady-state input conditions were established $\alpha_{An}, \alpha_{Bn}, \alpha_{Cn}$ = the level of $\alpha_{A}, \alpha_{B}$ , or $\alpha_{C}$ , respectively, before the most-recent transition of the clock PRODUCTION DATA documents contain information current as of publication date. Products conform to specifications per the terms of Toxas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. $<sup>^{7}</sup>$ These symbols are in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12. Pin numbers are for D, J, N, and W packages. # SN54195, SN54LS195A, SN54S195, SN74195, SN74LS195A, SN74S195 4-BIT PARALLEL-ACCESS SHIFT REGISTERS # schematics of inputs and outputs 195 EQUIVALENT OF EACH INPUT TYPICAL OF ALL OUTPUTS Vcc-**≸**100 Ω NOM Raq INPUT OUTPUT Clock input: R<sub>eq</sub> = 4 kΩ NOM All other inputs: $H_{eq} = 6 \text{ k}\Omega \text{ NOM}$ 'LS195A EQUIVALENT OF J, $\overline{K}$ , EQUIVALENT OF CLR, CLK, AND TYPICAL OF ALL OUTPUTS A, B, C, AND D INPUTS SH/LD INPUTS Vcc 120 Ω NOM Vcc: 15 kΩ NOM OUTPUT **'**\$195 **EQUIVALENT OF EACH INPUT** TYPICAL OF ALL OUTPUTS 50 $\Omega$ NOM vcc. QUTPUT $\widehat{\text{CLR}}$ , SH/ $\widehat{\text{LD}}$ : $\widehat{\text{R}}_{\text{eq}}$ = 4 k $\Omega$ NOM All other inputs: $\widehat{\text{R}}_{\text{eq}}$ = 2.8 k $\Omega$ NOM ## SN54195, SN74195 4-BIT PARALLEL-ACCESS SHIFT REGISTERS ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) . | | | | | | <br> | | : | - | | | | | | | 7 | V | |---------------------------------------|--------|----|---|--|---|------|--|---|---|--|--|------|---|-----|-------|-------|----| | Input voltage | | | • | | | <br> | | | | | | - | | | | 5.5 | ٧ | | Operating free-air temperature range: | SN5419 | 5. | | | - | | | | | | | | - | -55 | °C to | 125 | °C | | | SN7419 | 5. | | | - | <br> | | | | | | | | | 0°C | to 70 | °C | | Storage temperature range | | | | | | <br> | | | | | | <br> | - | -65 | °C to | 150 | °C | NOTE 1: Voltage values are with respect to network ground terminal. ## recommended operating conditions | | | | SN5419 | 5 | | SN7419 | 5 | | |-------------------------------------------------------|--------------------------|-----|--------|------|------|--------|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, VCC | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | ٧ | | High-level output current, IOH | | | | -800 | | | -800 | μА | | Low-level output current, IOL | | | | 16 | | | 16 | mA | | Clock frequency, f <sub>clock</sub> | | 0 | | 30 | 0 | | 30 | MHz | | Width of clock input pulse, tw(clock) | | 16 | _ | | 16 | | | пѕ | | Width of clear input pulse, tw(clear) | | 12 | - | | 12 | | i | UE | | | Shift/load | 25 | 5.0 | | 25 | | | | | Setup time, t <sub>SU</sub> (see Figure 1) | Serial and parallel data | 20 | -40 | | 20 | | | ns | | | Clear inactive-state | 25 | | | 25 | | | Ì | | Shift/load release time, trelease (see Figure 1) | 36.03 | 10 | | 10 | | | 10 | ns | | Serial and parallel data hold time, th (see Figure 1) | 13 | 0 | | | 0 | | | ns | | Operating free-air temperature, TA | | -55 | • | 125 | 0 | | 70 | °C | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS† | MIN | TYP‡ | MAX | UNIT | |-----|----------------------------------------|---------------------------------------------------------------------------------------------------|----------|------|------|------| | ViH | High-level input voltage | | 2 | | | v | | VIL | Low-level input voltage | | 1 | | 0.8 | V | | VIK | Input clamp voitage | V <sub>CC</sub> = MIN, I <sub>I</sub> = -12 mA | _ | | -1.5 | V | | voн | High-level output voltage | $V_{CC} = MIN$ , $V_{IH} = 2 V$ , $V_{IL} = 0.8 V$ , $I_{OH} = -800 \mu A$ | 2,4 | 3.4 | | V | | VOL | Low-level output voltage | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V,<br>V <sub>IL</sub> = 0.8 V, I <sub>OL</sub> = 16 mA | | 0.2 | 0.4 | V | | 11 | Input current at maximum input voltage | V <sub>CC</sub> = MAX, V <sub>1</sub> = 5.5 V | | | | mA | | ЧН | High-level input current | V <sub>CC</sub> = MAX, V <sub>1</sub> = 2.4 V | <u> </u> | | 40 | μА | | HL | Low-level input current | V <sub>CC</sub> = MAX, V <sub>1</sub> = 0.4 V | 1 | | -1.6 | mA | | loc | Short-circuit output current § | VCC = MAX SN54195 | -20 | | -57 | | | los | Short-chedit bothot continu | VCC - WIAA SN74195 | - 18 | | -57 | mA | | ICC | Supply current | VCC = MAX, See Note 2 | | 39 | 63 | mA | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions, ## switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------------------------|-------------------------|-----|-----|-----|------| | f <sub>max</sub> Maximum clock frequency | C <sub>1</sub> = 15 pF, | 30 | 39 | - | MHz | | tpHL Propagation delay time, high-to-low-level output from clear | $R_1 = 400 \Omega$ . | | 19 | 30 | Π5 | | tPLH Propagation delay time, low-to-high-level output from clock | See Figure 1 | | 14 | 22 | ns | | tpHL Propagation delay time, high-to-low-level output from clock | See Figure 1 | | 17 | 26 | ns | <sup>‡</sup>All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. <sup>§</sup>Not more than one output should be shorted at a time, NOTE 2: With all outputs open, shift/load grounded, and 4.5 V applied to the J. K, and data inputs, I<sub>CC</sub> is measured by applying a momentary ground, followed by 4.5 V, to clear and then applying a momentary ground, followed by 4.5 V, to clock. # SN54LS195A, SN74LS195A 4-BIT PARALLEL ACCESS SHIFT REGISTERS ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | | | <br> | | | | - | | | 7 <b>V</b> | |---------------------------------------|-------------|-----|------|-------|--|------|---|---|---|----------------| | Input voltage | | | <br> | <br>٠ | | | | , | | 7V | | Operating free-air temperature range: | SN54LS195A | , . | <br> | | | | | | _ | -55°C to 125°C | | | SN74L\$195A | | <br> | | | | | | | 0°C to 70°C | | Storage temperature range | | | <br> | | | <br> | | | _ | -65°C to 150°C | NOTE 1: Voltage values are with respect to network ground terminal. ### recommended operating conditions | | | Si | V54LS1 | 95A | SM | 174LS1 | 95A | UNIT | |-------------------------------------------------------|--------------------------|-----|--------|------|------|--------|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, VCC | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | High-level output current, IOH | | | | -400 | | | -400 | μА | | Low-level output current, IOL | | 1 | | 4 | | | 8 | mA | | Clock frequency, fclock | | 0 | | 30 | 0 | | 30 | MHz | | Width of clock or clear pulse, tw(clock) | | 16 | | | 16 | | | ns | | Width of clear input pulse, tw(clear) | | 12 | | | 12 | | | ns | | | Shift/load | 25 | 5 | | 25 | | | | | Setup time, t <sub>SU</sub> (see Figure 1) | Serial and parallel data | 15 | | | 15 | | | ns | | | Clear inactive-state | 25 | 11.0 | | 25 | | | | | Shift/load release time, trelease (see Figure 1) | 2 1 | | - | 10 | | | 20 | ns. | | Serial and parallel data hold time, th (see Figure 1) | | 0 | | | 0 | | | ns | | Operating free-air temperature, TA | - O | -65 | | 125 | 0 | | 70 | °C | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | 515414CT60 | | ez complete | asic† | SN | 154LS19 | 5A | SN | 74LS19 | 5A | | |----------------|----------------------------------------|-----------------------------------------------------------------|--------------------------------------------------|------------------------|-----|------------------|------|-----|--------|------|------| | i | PARAMETER | (6 | ST CONDITIO | 7169 . | MIN | TYP <sup>‡</sup> | MAX | MIN | TYP‡ | MAX | UNIT | | VIH | High-level input voltage | | | | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | | | | 0.7 | | | 8.0 | V | | VIK | Input clamp voltage | V <sub>CC</sub> = MIN, | i₁ ≈ –18 mA | · | | | -1.5 | | | -1.5 | V | | νон | High-level output voltage | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = V <sub>IL</sub> max | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = -400 | μΑ | 2.5 | 3.4 | | 2.7 | 3.4 | | ٧. | | | 1 ll | VCC = MIN, | V <sub>IH</sub> = 2 V, | I <sub>OL</sub> = 4 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | V | | VOL | Low-level output voltage | VIL = VIL max | | IQL = 8 mA | | | | | 0.35 | 0.5 | | | l <sub>l</sub> | Input current at maximum input voltage | V <sub>CC</sub> = MAX, | V1 = 7 V | | | | 0.1 | | | 0.1 | mA | | ЧН | High-level input current | VCC = MAX. | V <sub>1</sub> = 2.7 V | | | | 20 | | | 20 | μА | | HL | Low-level input current | VCC - MAX, | V <sub>I</sub> = 0.4 V | | | | -0.4 | | | -0.4 | mА | | los | Short-circuit output current § | V <sub>CC</sub> = MAX | | | -20 | | -100 | -20 | | -100 | mΑ | | lcc | Supply current | VCC = MAX, | See Note 2 | | | 14 | 21 | | 14 | 21 | mA | For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. ## switching characteristics, VCC = 5 V, TA = 25°C | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------------------------|---------------------------------------|-----|-----|-----|------| | Imax Maximum clack frequency | C <sub>1</sub> = 15 pF, | 30 | 39 | | MHz | | tpHL Propagation delay time, high-to-low-level output from clear | C[ - 15 μr,<br>R <sub>1</sub> = 2 kΩ, | | 19 | 30 | ns | | tpLH Propagation delay time, low-to-high-level output from clock | See Figure 1 | | 14 | 22 | ns | | tPHL Propagation delay time, high-to-low-level output from clock | See Figure 1 | | 17 | 26 | ns | I For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. \*All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 C. \*Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second, NOTE 2: With all outputs open, shift/load grounded, and 4.5 V applied to the J, K, and data inputs, I<sub>CC</sub> is measured by applying a momentary ground, followed by 4.5 V, to clear and then applying a momentary ground, followed by 4.5 V, to clear and then applying a momentary ground. ## SN54S195, SN74S195 **4-BIT PARALLEL-ACCESS SHIFT REGISTERS** ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | | | | | | | | | | | | | | 7 V | |---------------------------------------|----------|---|-------|---|-------|---|---|-------|---|---|---|---|---|---------------------------------| | Input voltage | | | | | | | | | | | | | | | | Operating free-air temperature range: | SN54S195 | - | <br>• | - | <br>٠ | • | • | <br>• | ٠ | • | • | • | ٠ | -55°C to 125°C<br>. 0°C to 70°C | | Storage temperature range | | | | | | | | | | | | | | | NOTE 1: Voltage values are with respect to network ground terminal. ### recommended operating conditions | | | S | N54S19 | 95 | 5 | N74S19 | 95 | UNIT | |-------------------------------------------------------|---------------------------------------|-----|------------|-----|------|--------|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, VCC | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | High-level output current, IOH | · · · · · · · · · · · · · · · · · · · | 1 | | -1 | | | -1 | mΑ | | Low-level output current, IOL | | 1 | | 20 | | | 20 | mA | | Clock frequency, f <sub>clock</sub> | | 0 | | 70 | 0 | | 70 | MHz | | Width of clock input puise, tw(clock) | | 7 | | | 7 | | | ns | | Width of clear input pulse, tw(clear) | | 12 | 1 | | 12 | | | ns | | | Shift/load | 11 | 5 | | 11 | | | | | Setup time, t <sub>su</sub> (see Figure 1) | Serial and parallel data | 5 | _ | | 5 | | | ns | | | Clear inactive-state | 9 | 10 | | 9 | | | | | Shift/load release time, trelease (see Figure 1) | 40 % | | <b>/</b> _ | 2 | | | 6 | ns | | Serial and parallel data hold time, th (see Figure 1) | | 3 | | | 3 | | | ns | | Operating free-air temperature, TA | -01 | -55 | | 125 | 0 | | 70 | °C | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS <sup>†</sup> | | | MIN | TYP‡ | MAX | UNIT | |------------------|----------------------------------------|------------------------------|---------------------------------------------------|----------|-----|-------|------|-------------| | V <sub>IH</sub> | High-level input voltage | | | | 2 | | | V | | VIL | Low-level input voltage | | | | | | 8.0 | V. | | VIK | Input clamp voltage | VCC = MIN, | I <sub>I</sub> = -18 mA | | | | -1.2 | ٧ | | Vон | High-level output voltage | V <sub>CC</sub> = MIN, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = -1 mA | SN54S195 | 2.5 | 3.4 | | V | | | | V <sub>IL</sub> = 0.8 V, | | SN74S195 | 2.7 | 7 3.4 | | ]_ <b>v</b> | | VOL | Low-level output voltage | V <sub>CC</sub> = MIN, | V <sub>IH</sub> = 2 V, | | | | 0.5 | V | | | | VIL = 0.8 V. | 1 <sub>OL</sub> = 20 mA | | ŀ | | 0.5 | | | fį | Input current at maximum input voltage | V <sub>CC</sub> - MAX, | V <sub>1</sub> = 5.5 V | | | | 1 | mA | | ЧН | High-level input current | VCC = MAX, | V <sub>I</sub> = 2.7 V | | | | 50 | μА | | 1 <sub>1</sub> L | Low-level input current | V <sub>CC</sub> = MAX. | V <sub>I</sub> = 0.5 V | | | | -2 | mΑ | | los | Short-circuit output current § | V <sub>CC</sub> = MAX | | | -40 | | -100 | mA | | <sup>1</sup> cc | Supply current | V <sub>CC</sub> = MAX, | See Note 2 | SN54S195 | | 70 | 99 | | | | | | | SN74S195 | | 70 | 109 | mΑ | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. ## switching characteristics, VCC = 5 V, TA = 25°C | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | TINU | |------------------------------------------------------------------|-------------------------|-----|------|------|------| | f <sub>max</sub> Maximum clock frequency | C <sub>1</sub> = 15 pF, | 70 | 105 | | MHz | | tpHL Propagation delay time, high-to-low-level output from clear | R <sub>1</sub> = 280 Ω, | | 12.5 | 18.5 | ns | | tPLH Propagation delay time, low-to-high-level output from clock | See Figure 1 | | 8 | 12 | ns | | tpHL Propagation delay time, high-to-low-level output from clock | des l'igure l | | 11 | 16.5 | ns | $<sup>\</sup>ddagger$ All typical values are at $V_{CC}$ = 5 V, $T_A$ = 25°C. §Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second. NOTE 2: With all outputs open, shift/load grounded, and 4.5 V applied to the J. K, and data inputs, I<sub>CC</sub> is measured by applying a momentary ground, followed by 4.5 V, to clear, and then applying a momentary ground, followed by 4.5 V, to clock. ### PARAMETER MEASUREMENT INFORMATION #### LOAD FOR OUTPUT UNDER TEST - NOTES: A. The clock pulse generator has the following characteristics: $Z_{OUt} \approx 50~\Omega$ and PRR $\leqslant$ 1 MHz. For '195, $t_f \leqslant$ 7 ns and $t_f \leqslant$ 7 ns. For 'LS195A, $t_r \le 15$ ns and $t_f \le 6$ ns. For 'S195, $t_r = 2.5$ ns and $t_f = 2.5$ ns. When testing $f_{max}$ , vary the clock PRR. B. $C_L$ includes probe and jig capacitance. - C. All diodes are 1N3064 or equivalent. - D. A clear pulse is applied prior to each test. - E. For '195 and '6195, $V_{ref} = 1.5 V_{i}$ for 'LS195A, $V_{ref} = 1.3 V_{i}$ . F. Propagation delay times (tp<sub>LH</sub> and tp<sub>HL</sub>) are measured at $t_{n+1}$ . Proper shifting of data is verified at $t_{n+4}$ with a functional test. - G. J and K inputs are tested the same as data A, B, C, and D inputs except that shift/load input remains high. - H. t<sub>n</sub> = bit time before clocking transition. - t<sub>n+1</sub> = bit time after one clocking transition. - tn+4 = bit time after four clocking transitions. FIGURE 1-SWITCHING TIMES #### IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current. TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. This publication of information regarding any third party's products or services does not constitute This approval, warranty or endorsement thereof.