

# 6-MEMORY TONE/PULSE DIALER WITH SAVE AND HANDFREE FUNCTIONS

#### GENERAL DESCRIPTION

The W91472N series are tone/pulse switchable telephone dialers with five memories, save memory, and handfree dialing control. These chips are fabricated using Winbond's high-performance CMOS technology and thus offer good performance in low-voltage and low-power operations.

#### **FEATURES**

- DTMF/pulse switchable dialer
- · Two by 32 digit redial and save memory
- Pulse-to-tone (\*/T) keypad for long distance call operation
  Cascaded dialing
  Uses 5 × 6 keyboard
  Easy operation with redial, flash, pause and \*/T least

- Pause, P→T (pulse-to-tone) can be stored as a digit in memory
- Dialing rate (10 ppS or 20 ppS) selectable by bonding option
- On-hook debounce time: 150 mS
- Minimum tone output duration: 93 mS
- Minimum intertone pause: 93 mS
- Pause time: 3.6 sec.
- Flash break time (73 mS, 100 mS, 300 mS, or 600 mS) selectable by keypad; pause time is 1.0S
- Make/break ratio (40:60 or 33.3:66.7) selectable by MODE pin
- On-chip power-on reset
- Uses 3.579545 MHz crystal or ceramic resonator
- 18 or 20-pin dual-in-line plastic package
- The different dialers in the W91472N series are shown in the following table:

| TYPE NO. | REPLACEMENT<br>TYPE NO. | PULSE<br>(ppS) | FLASH<br>(mS)  | M/B | KEY<br>TONE | HANDFREE<br>DIALING | PACKAGE<br>(PINS) |
|----------|-------------------------|----------------|----------------|-----|-------------|---------------------|-------------------|
| W91472N  | W91472                  | 10             | 600/300/73/100 | Pin | -           | -                   | 18                |
| W91472AN | W91472A                 | 10             | 600/300/73/100 | Pin | Yes         | Yes                 | 20                |
| W91472BN | W91472B                 | 20             | 600/300/73/100 | Pin | -           | -                   | 18                |
| W91472CN | W91472C                 | 20             | 600/300/73/100 | Pin | Yes         | Yes                 | 20                |

Publication Release Date: May 1997 Revision A2



# **PIN CONFIGURATIONS**



# PIN DESCRIPTION

| SYMBOL                | 18-PIN            | 20-PIN            | I/O | FUNCTION                                                                                                                                                                              |
|-----------------------|-------------------|-------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Column-<br>Row Inputs | 1–5<br>&<br>15–18 | 1–5<br>&<br>17–20 | I   | The keyboard input is compatible with a standard 5 x 6 keyboard, an inexpensive single contact (Form A) keyboard, and electronic input.                                               |
|                       |                   |                   |     | In normal operation, any single button can be pushed to produce dual tone, pulses, or function. Activation of two or more buttons will result in no response except for single tone.  |
| XT                    | 7                 | 7                 | I   | A built-in inverter provides oscillation with an inexpensive 3.579545 MHz crystal. The oscillator ceases when a keypad input is not sensed. The crystal frequency deviation is 0.02%. |
| XT                    | 8                 | 8                 | 0   | Crystal oscillator output pin.                                                                                                                                                        |
| T/P MUTE              | 9                 | 9                 | 0   | The T/P MUTE is a conventional CMOS N-channel open drain output.                                                                                                                      |
|                       |                   |                   |     | The output transistor is switched on low level during dialing sequence (both pulse and tone mode). Otherwise, it is switched off.                                                     |



Pin Description, continued

| SYMBOL   | 18-PIN | 20-PIN | I/O | FUNCTION                                                                                                                                                                                                                           |  |  |  |  |
|----------|--------|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| MODE     | 13     | 15     | I   | Pulling mode pin to Vss places dialer in tone mode.                                                                                                                                                                                |  |  |  |  |
|          |        |        |     | Pulling mode pin to VDD places dialer in pulse mode with M/B ratio of 40:60 (10 ppS, except for 91472BN/472CN = 20 ppS).                                                                                                           |  |  |  |  |
|          |        |        |     | Leaving mode pin floating places dialer in pulse mode with M/B ratio of 33.3:66.7 (10 ppS, except for W91472BN/472CN = 20 ppS).                                                                                                    |  |  |  |  |
| HKS      | 10     | 12     | I   | The $\overline{\mbox{HKS}}$ input is used to sense whether the handset is on-hook or off-hook.                                                                                                                                     |  |  |  |  |
|          |        |        |     | In on-hook state, $\overline{HKS} = 1$ : chip is in sleeping mode, no operation.                                                                                                                                                   |  |  |  |  |
|          |        |        |     | In off-hook state, $\overline{HKS} = 0$ : chip is enabled for normal operation.                                                                                                                                                    |  |  |  |  |
|          |        |        |     | HKS pin is pulled to VDD by internal resistor.                                                                                                                                                                                     |  |  |  |  |
| DP/C6    | 11     | 13     | 0   | N-channel open drain dialing pulse output.  Flash key will cause DP to be active in either tone mode or pulse mode.  The timing diagram for pulse mode is shown in Figure 1                                                        |  |  |  |  |
| DTMF     | 12     | 14     | 0   | (a, b, c, d).  During pulse dialing, this pin remains in low state regardless of keypad input. In the tone mode, it will output a dual or single tone.  A detailed timing diagram for tone mode is shown in Figure 2 (a, b, c, d). |  |  |  |  |
|          |        |        |     | OUTPUT FREQUENCY                                                                                                                                                                                                                   |  |  |  |  |
|          |        |        |     | Specified Actual Error %                                                                                                                                                                                                           |  |  |  |  |
|          |        |        |     | R1 697 699 +0.28                                                                                                                                                                                                                   |  |  |  |  |
|          |        |        |     | R2 770 766 -0.52                                                                                                                                                                                                                   |  |  |  |  |
|          |        |        |     | R3 852 848 -0.47                                                                                                                                                                                                                   |  |  |  |  |
|          |        |        |     | R4 941 948 +0.74                                                                                                                                                                                                                   |  |  |  |  |
|          |        |        |     | C1 1209 1216 +0.57                                                                                                                                                                                                                 |  |  |  |  |
|          |        |        |     | C2 1336 1332 -0.30                                                                                                                                                                                                                 |  |  |  |  |
|          |        |        |     | C3 1477 1472 -0.34                                                                                                                                                                                                                 |  |  |  |  |
| VDD, VSS | 14, 6  | 16, 6  | I   | Power input pins for the dialer chip. VDD is the main power and Vss is the ground.                                                                                                                                                 |  |  |  |  |

Publication Release Date: May 1997 Revision A2



Pin Description, continued

| SYMBOL | 18-PIN | 20-PIN | I/O  |                                                                                                                                                                  | FUNCTION                                      |          |      |         |   |
|--------|--------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------|------|---------|---|
| HFI,   | -      | 10, 11 | I, O | Handfree control pins.                                                                                                                                           |                                               |          |      |         |   |
| HFÓ    |        |        |      | A low pulse on the $\overline{\text{HFI}}$ input pin toggles the handfree control state.  Status of the handfree control state is listed in the following table: |                                               |          |      |         |   |
|        |        |        |      | CURRENT STATE NEXT STATE                                                                                                                                         |                                               |          |      |         |   |
|        |        |        |      | HOOK SW.                                                                                                                                                         | HFO                                           | INPUT    | HFO  | DIALING | ] |
|        |        |        |      | -                                                                                                                                                                | Low                                           | HFI ₹    | High | Yes     |   |
|        |        |        |      | On Hook                                                                                                                                                          | High                                          | HFI 🖳    | Low  | No      |   |
|        |        |        |      | Off Hook                                                                                                                                                         | High                                          | HFI V    | Low  | Yes     |   |
|        |        |        |      | On Hook                                                                                                                                                          | -78c                                          | Off Hook | Low  | Yes     |   |
|        |        |        |      | Off Hook                                                                                                                                                         | Low                                           | On Hook  | Low  | No      |   |
|        |        |        |      | Off Hook                                                                                                                                                         | High                                          | On Hook  | High | Yes     |   |
|        |        |        |      | HFI pin is pulled to VDD by an internal resistor.                                                                                                                |                                               |          |      |         |   |
|        |        |        |      | Detailed timin                                                                                                                                                   | Detailed timing diagram is shown in Figure 3. |          |      |         |   |

### **BLOCK DIAGRAM**





### **FUNCTIONAL DESCRIPTION**

| C1  | C2 | C3 | C4  | DP/            | C5 |    |
|-----|----|----|-----|----------------|----|----|
|     |    |    |     | <del>C</del> 6 |    |    |
| 1   | 2  | 3  | S   | M1             | M4 | R1 |
| 4   | 5  | 6  | F4  | M2             | M5 | R2 |
| 7   | 8  | 9  |     | МЗ             |    | R3 |
| */T | 0  | #  | R/P | SAVE           |    | R4 |
| F1  | F2 | F3 |     |                |    | Vx |

- S: Store function key
- R/P: Redial and pause function key
- \*/T: \* in tone mode and P→T key in pulse mode
- SAVE: Save function key for one-touch 32-digit memory
- M1, ..., M5: One-touch memory
- Ty com. cn • F1, ..., F4: Flash function keys: F1 = 600 mS, F2 = 300 mS, F3 = 73 mS, F4 = 100 mS, and all pause time is 1.0 mS

Note: Mn = M1, ..., M5; Dn = 0, ..., 9, \*/T, #, Pause.

# **Normal Dialing**

OFF HOOK ON HOOK (or D1 D2 Dn HFI iõ

- 1. D1, D2, ..., Dn will be dialed out.
- 2. Dialing length is unlimited, but redial is inhibited if length exceeds 32 digits in nomal dialing.

### Redialing

OFF HOOK Busy, Come (or ON HOOK HFI iõ D2 Dn OFF HOOK ON HOOK ON HOOK (or HFI iõ

- 1. The redial memory content will be D1, D2, ..., Dn.
- key can execute the redial function only as first key-in after off-hook. Otherwise, it 2. The will

execute the pause function.



#### **Number Store**

1. OFF HOOK (or ON HOOK & 
$$\overline{HFI} \, \overline{i} \, \underline{\tilde{0}}$$
 ), D1 , D2 , ..., Dn , S , Mn

- a. If the sequence of the dialed digits D1, D2, ..., Dn has not S will be ignored. finished,
- b. D1, D2, ..., Dn will be dialed out and stored in memory location Mn.

2. OFF HOOK (or ON HOOK & 
$$\overline{\text{HFI}}_{\tilde{1}\tilde{0}}$$
 ), S , D1 , D2 , ..., Dn , S , Mn

- a. D1, D2, ..., Dn will be stored in memory location Mn but will not be dialed out.
- b. R/P and \*/T keys can be stored as a digit in memory, but R/P key cannot be the first digit. In store R/P is the pause function key.
- c. The store mode is released after the store function is executed or when the state of the hook switch changes or the flash function is executed.

#### Save

1. OFF HOOK (or ON HOOK & 
$$\overline{\text{HFI}}\,\overline{\tilde{i}\,\tilde{0}}$$
 ), D1 , D2 , ..., Dn , SAVE

- a. D1, D2, ..., Dn will be dialed out.
- b. If the dialing D1 to Dn is finished, pressing SAVE will cause D1 to Dn to be of

duplicated to save memory.

2. ON HOOK, OFF HOOK (or 
$$\overline{\text{HFI}}_{i}$$
), SAVE

D1 to Dn will be dialed out after the SAVE key is pressed.

### **Repertory Dialing**

OFF HOOK (or ON HOOK & 
$$\overline{\text{HFI }\overline{\text{i}}\underline{\tilde{\text{o}}}}$$
 ), Mn (or SAVE )

The content of memory location Mn (or save) will be dialed out.

#### **Access Pause**

OFF HOOK (or ON HOOK & 
$$\overline{\text{HFI }}_{\bar{1}}\bar{\underline{0}}$$
 ), D1 , D2 , R/P , D3 , ..., Dn

- 1. The pause function can be stored as a digit in memory.
- 2. The pause function is executed in normal dialing or redialing or memory dialing.
- 3. The pause function timing diagram is shown in Figure 4.



### Pulse-to-Tone (\*/T)

1. If the mode switch is set to pulse mode, then the output signal will be:

2. If the mode switch is set to tone mode, then the output signal will be:

- 3. The dialer remains in tone mode when the digits have been dialed out and can be reset to pulse mode only by going on-hook.
- 4. The function timing diagram is shown in Figure 5.

#### **Flash**

- 1. Fn = F1, ..., F4.
- 2. If Fn is pressed, the dialer will execute flash break time of 600 mS (F1), 300 mS (F2), 73 mS (F3), or 100 mS (F4). The pause time is 1.0 second.
- 3. Flash key cannot be stored as a digit in memory. The flash key has first priority among keyboard functions.
- 4. The system will return to the initial state after the flash pause time is finished.
- 5. The flash function timing diagram is shown in Figure 6.

### **Cascaded Dialing**



Redialing and save dialing is valid only as the first key-in.



# **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER             | SYMBOL  | RATING       | UNIT |
|-----------------------|---------|--------------|------|
| DC Supply Voltage     | VDD-Vss | -0.3 to +7.0 | V    |
| Input/Output Voltage  | VIL     | Vss -0.3     | V    |
|                       | ViH     | VDD +0.3     | V    |
|                       | Vol     | Vss -0.3     | V    |
|                       | Voн     | VDD +0.3     | V    |
| Power Dissipation     | PD      | 120          | mW   |
| Operating Temperature | Topr    | -20 to +70   | °C   |
| Storage Temperature   | Tstg    | -55 to +150  | °C   |

Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device.

DC CHARACTERISTICS

(VDD-Vss = 2.5V, Fosc. = 3.58 MHz, Ta = 25° C, All outputs unloaded)

| PARAMETER                   | SYMBOL | CONDITIONS                            | MIN. | TYP. | MAX. | UNIT      |
|-----------------------------|--------|---------------------------------------|------|------|------|-----------|
| Operating Voltage           | VDD    | -                                     | 2.0  | -    | 5.5  | V         |
| Operating Current           | IOP    | Tone                                  | -    | 0.40 | 0.60 | mA        |
|                             |        | Pulse                                 | -    | 0.20 | 0.40 | mA        |
| Standby Current             | ISB    | HKS = 0, No load &<br>No key entry    | -    | -    | 15   | μΑ        |
| Memory Retention<br>Current | IMR    | HKS = 1, VDD = 1.0V                   | -    | -    | 0.2  | μΑ        |
| Tone Output Voltage         | Vто    | Row group, RL = 5 K $\Omega$          | 130  | 150  | 170  | mVrm<br>s |
| Pre-emphasis                | -      | Col/Row, VDD = 2.0 to 5.5V            | 1    | 2    | 3    | dB        |
| DTMF Distortion             | THD    | RL = 5 K $\Omega$ , VDD = 2.0 to 5.5V | -    | -30  | -23  | dB        |
| DTMF Output DC<br>Level     | VTDC   | RL = 5 K $\Omega$ , VDD = 2.0 to 5.5V | 1.0  | -    | 3.0  | V         |
| DTMF Output Sink<br>Current | lτι    | VTO = 0.5V                            | 0.2  | -    | -    | mA        |
| DP Output Sink<br>Current   | IPL    | VPO = 0.5V                            | 0.5  | -    | -    | mA        |



#### DC Characteristics, continued

| PARAMETER                       | SYMBOL | CONDITIONS  | MIN. | TYP. | MAX. | UNIT |  |
|---------------------------------|--------|-------------|------|------|------|------|--|
| T/P MUTE Output<br>Sink Current | IML    | VMO = 0.5V  | 0.5  | -    | -    | mA   |  |
| HFO Drive/Sink                  | Інғн   | VHFH = 2.0V | 0.5  | -    | -    | mA   |  |
| Current                         | IHFL   | VHFL = 0.5V | 0.5  | -    | -    |      |  |
| Keypad Input Drive<br>Current   | lkd    | Vi = 0V     | 4    | -    | 1    | μΑ   |  |
| Keypad Input Sink<br>Current    | lks    | VI = 2.5V   | 200  | 400  | -    | μΑ   |  |
| Keypad Resistance               | -      | -           | - 40 | -    | 5.0  | ΚΩ   |  |
| AC CHARACTERISTICS              |        |             |      |      |      |      |  |

# **AC CHARACTERISTICS**

| PARAMETER                    | SYMBOL | CONDITIONS          | MIN. | TYP.      | MAX. | UNIT |
|------------------------------|--------|---------------------|------|-----------|------|------|
| Key-in Debounce              | TKID   | 48.40               | -    | 20        | ı    | mS   |
| Key Release Debounce         | TKRD   |                     | 1    | 20        | ı    | mS   |
| On-hook Debounce             | TOHD   |                     | 1    | 150       | ı    | mS   |
| Pre-digit Pause <sup>1</sup> | TPDP1  | Mode Pin = VDD      | 1    | 40        | ı    | mS   |
|                              | 10 ppS | Mode Pin = Floating | 1    | 33.3      | ı    | mS   |
| Pre-digit Pause <sup>2</sup> | TPDP2  | Mode Pin = VDD      | 1    | 20        | ı    | mS   |
|                              | 20 ppS | Mode Pin = Floating | 1    | 16.7      | ı    | mS   |
| Interdigit Pause             | TIDP   | 10 ppS              | 1    | 800       | ı    | mS   |
| (Auto dialing)               |        | 20 ppS              | 1    | 500       | ı    | mS   |
| Make/Break Ratio             | M:B    | Mode Pin = VDD      | 1    | 40:60     | ı    | %    |
|                              |        | Mode Pin = Floating | 1    | 33.3:66.7 | ı    | %    |
| Tone Output Duration         | TTD    |                     | ı    | 93        | ı    | mS   |
| Intertone Pause              | TITP   |                     | -    | 93        | -    | mS   |
| Flash Break Time             | TFB    | F1                  | -    | 600       | -    | mS   |
|                              |        | F2                  | -    | 300       | -    |      |
|                              |        | F3                  | -    | 73        | -    |      |
|                              |        | F4                  | -    | 100       | -    |      |
| Flash Pause Time             | TFP    |                     | -    | 1.0       | -    | S    |
| Pause Time                   | ТР     |                     | -    | 3.6       | -    | S    |

### Notes:

Publication Release Date: May 1997 Revision A2

<sup>1.</sup> Crystal parameters suggested for proper operation are Rs < 100  $\Omega$ , Lm = 96 mH, Cm = 0.02 pF, Cn = 5 pF, Cl = 18 pF, Fosc. =  $3.579545 \text{ MHz} \pm 0.02\%$ .

<sup>2.</sup> Crystal oscillator accuracy directly affects these times.



# **TIMING WAVEFORMS**



Figure 1(a). Normal Dialing Timing Diagram



Figure 1(b). Pulse Mode Auto Dialing Timing Diagram



### Timing Waveforms, continued



Figure 1(c). Pulse Mode Auto Dialing Timing Diagram



Figure 2(a). Tone Mode Normal Dialing Timing Diagram



### Timing Waveforms, continued





Figure 4. Pause Function Timing Diagram





Figure 5. Pulse-to-Tone Timing Diagram



Figure 6. Flash Timing Diagram







#### Headquarters

No. 4, Creation Rd. III, Science-Based Industrial Park, Hsinchu, Taiwan TEL: 886-3-5770066 FAX: 886-3-5792697 http://www.winbond.com.tw/ Voice & Fax-on-demand: 886-2-7197006

### **Taipei Office**

11F, No. 115, Sec. 3, Min-Sheng East Rd.,

Taipei, Taiwan
TEL: 886-2-7190505
FAX: 886-2-7197502

Winbond Electronics (H.K.) Ltd.

Rm. 803, World Trade Square, Tower II, 123 Hoi Bun Rd., Kwun Tong, Kowloon, Hong Kong TEL: 852-27516023 FAX: 852-27552064

Winbond Electronics North America Corp. Winbond Memory Lab. Winbond Microelectronics Corp. Winbond Systems Lab.

2730 Orchard Parkway, San Jose, CA 95134, U.S.A.

TEL: 1-408-9436666 FAX: 1-408-9436668

Note: All data and specifications are subject to change without notice.