SCCS067 - July 1994 - Revised March 2000 # 20-Bit Latches #### **Features** - FCT-C speed at 5.5 ns (FCT16841T Com'l) - · Power-off disable outputs permits live insertion - Edge-rate control circuitry for significantly improved noise characteristics - Typical output skew < 250 ps</li> - ESD > 2000V - TSSOP (19.6-mil pitch) and SSOP (25-mil pitch) packages - Industrial temperature range of -40°C to +85°C - $V_{CC} = 5V \pm 10\%$ #### CY74FCT16841T Features: - 64 mA sink current, 32 mA source current - Typical $V_{OLP}$ (ground bounce) <1.0V at $V_{CC}$ = 5V, $T_A$ = 25°C #### CY74FCT162841T Features: - Balanced 24 mA output drivers - · Reduced system switching noise - Typical $V_{OLP}$ (ground bounce) <0.6V at $V_{CC}$ = 5V, $T_A$ = 25°C #### **Functional Description** The CY74FCT16841T and CY74FCT162841T are 20-bit D-type latches designed for use in bus applications requiring high speed and low power. These devices can be used as two independent 10-bit latches, or as a single 10-bit latch, or as a single 20-bit latch by connecting the Output Enable ( $\overline{\text{OE}}$ ) and Latch (LE) inputs. Flow-through pinout and small shrink packaging aid in simplifying board layout. The output buffers are designed with a power-off disable feature to allow live insertion of boards. The CY74FCT16841T is ideally suited for driving high-capacitance loads and low-impedance backplanes. The CY74FCT162841T has 24-mA balanced output drivers with current limiting resistors in the outputs. This reduces the need for external terminating resistors and provides for minimal undershoot and reduced ground bounce. The CY74FCT162841T is ideal for driving transmission lines. #### Pin Configuration **Logic Block Diagrams** SSOP/TSSOP Top View 1OE □ ☐ ₁LE 56 1Q1 □ 2 1Q2 □ 53 GND GND [ 52 D 1D3 1Q3 🗆 1Q4 51 吕 1D4 Vcc □ 50 Vcc 1Q5 49 T 1D5 $_{1}Q_{6} \ \square \ 9$ 48 1D<sub>6</sub> 1Q7 47 1D7 10 GND 46 $\Box$ GND TO 9 OTHER CHANNELS 45 1D<sub>8</sub> 1Q8 FCT16841-1 12 1Q9 🗖 13 44 🗖 1D9 <sub>2</sub>OE 1Q<sub>10</sub> ☐ 14 43 D<sub>10</sub> 42 2D<sub>1</sub> 41 2D<sub>2</sub> 2Q1 □ 15 2Q2 ☐ 16 $_2D_2$ 40 2D<sub>3</sub> GND 🔲 18 39 🔲 GND D 38 2D<sub>4</sub> 37 2D<sub>5</sub> <sub>2</sub>Q<sub>4</sub> 19 2Q5 ☐ 20 36 2D<sub>6</sub> 35 V<sub>CC</sub> 34 2D<sub>7</sub> 33 2D<sub>8</sub> <sub>2</sub>Q<sub>7</sub> 23 24 2Q8 🗆 GND 25 32 GND TO 9 OTHER CHANNELS FCT16841-2 31 2D<sub>9</sub> 30 2D<sub>10</sub> 2OE ☐ 28 29 <sub>2</sub>LE FCT16841-3 #### **Pin Description** | Name | Description | |------|----------------------------------| | D | Data Inputs | | LE | Latch Enable Input (Active HIGH) | | ŌĒ | Output Enable Input (Active LOW) | | 0 | Three-State Outputs | #### Function Table<sup>[1]</sup> | | Inputs | Outputs | | |---|--------|---------|------------------| | D | LE | ŌĒ | Q | | Н | Н | L | Н | | L | Н | L | L | | Х | L | L | Q <sup>[2]</sup> | | Х | Х | Н | Z | # Maximum Ratings[3, 4] | (Above which the useful life may be guidelines, not tested.) | e impaired. For user | |--------------------------------------------------------------|----------------------| | Storage Temperature | 55°C to +125°C | | Ambient Temperature with Power Applied | 55°C to +125°C | | DC Input Voltage | 0.5V to +7.0V | | DC Output Voltage | 0.5V to +7.0V | | DC Output Current (Maximum Sink Current/Pin) | 60 to +120 mA | | Power Dissipation | 1.0W | |--------------------------------|--------| | Static Discharge Voltage | >2001V | | (per MIL-STD-883, Method 3015) | | # **Operating Range** | Range | Ambient<br>Temperature | v <sub>cc</sub> | |------------|------------------------|-----------------| | Industrial | –40°C to +85°C | 5V ± 10% | | 3 3 m | [5] | | ## **Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Conditions | Min. | Typ. <sup>[5]</sup> | Max. | Unit | |------------------|------------------------------------------------------------|------------------------------------------------------------|------|---------------------|------|------| | V <sub>IH</sub> | Input HIGH Voltage | Logic HIGH Level | 2.0 | | | V | | V <sub>IL</sub> | Input LOW Voltage | Logic LOW Level | | | 0.8 | V | | V <sub>H</sub> | Input Hysteresis <sup>[6]</sup> | | | 100 | | mV | | V <sub>IK</sub> | Input Clamp Diode Voltage | V <sub>CC</sub> =Min., I <sub>IN</sub> =–18 mA | | -0.7 | -1.2 | V | | I <sub>IH</sub> | Input HIGH Current | V <sub>CC</sub> =Max., V <sub>I</sub> =V <sub>CC</sub> | | | ±1 | μΑ | | $I_{IL}$ | Input LOW Current | V <sub>CC</sub> =Max., V <sub>I</sub> =GND | | | ±1 | μΑ | | I <sub>OZH</sub> | High Impedance Output<br>Current (Three-State Output pins) | V <sub>CC</sub> =Max., V <sub>OUT</sub> =2.7V | | | ±1 | μА | | I <sub>OZL</sub> | High Impedance Output<br>Current (Three-State Output pins) | V <sub>CC</sub> =Max., V <sub>OUT</sub> =0.5V | | | ±1 | μА | | Ios | Short Circuit Current <sup>[7]</sup> | V <sub>CC</sub> =Max., V <sub>OUT</sub> =GND | -80 | -140 | -200 | mA | | Io | Output Drive Current <sup>[7]</sup> | V <sub>CC</sub> =Max., V <sub>OUT</sub> =2.5V | -50 | | -180 | mA | | I <sub>OFF</sub> | Power-Off Disable | V <sub>CC</sub> =0V, V <sub>OUT</sub> ≤4.5V <sup>[8]</sup> | | | ±1 | μΑ | ### Notes: - H = HIGH Voltage Level. L = LOW Voltage Level. X = Don't Care. Z = HIGH Impedance. Output level before LE HIGH-to-LOW Transition. Operation beyond the limits set forth may impair the useful life of the device. Unless otherwise noted, these limits are over the operating free-air temperature range. Unused inputs must always be connected to an appropriate logic voltage level, preferably either V<sub>CC</sub> or ground. - Typical values are at $V_{CC}$ = 5.0V, $T_{A}$ = +25°C ambient. This parameter is specified but not tested. - Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high-speed test apparatus and/or sample and hold techniques are preferable in order to minimize internal chip heating and more accurately reflect operational values. Otherwise prolonged shorting of a high output may raise the chip temperature well above normal and thereby cause invalid readings in other parametric tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last. - Tested at +25°C. ## **Output Drive Characteristics for CY74FCT16841T** | Parameter | Description | Test Conditions | Min. | <b>Typ.</b> <sup>[5]</sup> | Max. | Unit | |-----------------|---------------------|------------------------------------------------|------|----------------------------|------|------| | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> =Min., I <sub>OH</sub> =-3 mA | 2.5 | 3.5 | | V | | | | V <sub>CC</sub> =Min., I <sub>OH</sub> =–15 mA | 2.4 | 3.5 | | | | | | V <sub>CC</sub> =Min., I <sub>OH</sub> =-32 mA | 2.0 | 3.0 | | | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> =Min., I <sub>OL</sub> =64 mA | | 0.2 | 0.55 | V | # **Output Drive Characteristics for CY74FCT162841T** | Parameter | Description | Test Conditions | Min. | Typ. <sup>[5]</sup> | Max. | Unit | |------------------|------------------------------------|---------------------------------------------------------------------------------------------------|------|---------------------|------|------| | I <sub>ODL</sub> | Output LOW Current <sup>[7]</sup> | V <sub>CC</sub> =5V, V <sub>IN</sub> =V <sub>IH</sub> or V <sub>IL</sub> , V <sub>OUT</sub> =1.5V | 60 | 115 | 150 | mA | | I <sub>ODH</sub> | Output HIGH Current <sup>[7]</sup> | V <sub>CC</sub> =5V, V <sub>IN</sub> =V <sub>IH</sub> or V <sub>IL</sub> , V <sub>OUT</sub> =1.5V | -60 | -115 | -150 | mA | | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> =Min., I <sub>OH</sub> =-24 mA | 2.4 | 3.3 | | V | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> =Min., I <sub>OL</sub> =24 mA | | 0.3 | 0.55 | V | # **Capacitance**<sup>[6]</sup> ( $T_A = +25$ °C, f = 1.0 MHz) | ~- | 1 . | , | - | I | | | 1 | |------------------|----------------------------------------------------------------|----------------------|------------|---|---------------------|------|------| | Capacitar | <b>1Ce</b> <sup>[6]</sup> (T <sub>A</sub> =+25°C, f = 1.0 MHz) | Hz) | | | | | | | Symbol | Description | | Conditions | | Typ. <sup>[5]</sup> | Max. | Unit | | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | 4 12 -11 | | 4.5 | 6.0 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0V$ | CO. | | 5.5 | 8.0 | pF | # **Power Supply Characteristics** | Parameter | Description | Test Conditi | ions | Min. | <b>Typ.</b> <sup>[5]</sup> | Max. | Unit | |------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------|----------------------------|----------------------|--------| | I <sub>CC</sub> | Quiescent Power Supply<br>Current | V <sub>CC</sub> =Max. | V <sub>IN</sub> ≤0.2V<br>V <sub>IN</sub> ≥V <sub>CC</sub> -0.2V | _ | 5 | 500 | μА | | Δl <sub>CC</sub> | Quiescent Power Supply<br>Current (TTL inputs HIGH) | V <sub>CC</sub> =Max., | V <sub>IN</sub> =3.4V <sup>[9]</sup> | _ | 0.5 | 1.5 | mA | | I <sub>CCD</sub> | Dynamic Power Supply<br>Current <sup>[10]</sup> | V <sub>CC</sub> =Max., One Input<br>Toggling, 50% Duty<br>Cycle, Outputs Open,<br>OE=GND | V <sub>IN</sub> =V <sub>CC</sub> or<br>V <sub>IN</sub> =GND | _ | 60 | 100 | μA/MHz | | I <sub>C</sub> | Total Power Supply Current <sup>[11]</sup> V <sub>CC</sub> =Max., f <sub>1</sub> =10 MHz, 50% Duty Cycle, | | V <sub>IN</sub> =V <sub>CC</sub> or<br>V <sub>IN</sub> =GND | _ | 0.6 | 1.5 | mA | | | | Outputs Open, One Bit<br>Toggling, OE=GND<br>LE = V <sub>CC</sub> | V <sub>IN</sub> =3.4V or<br>V <sub>IN</sub> =GND | _ | 0.9 | 2.3 | | | | V <sub>CC</sub> =Max., f <sub>1</sub> =2.5 MHz, 50% Duty Cycle, Outputs | | V <sub>IN</sub> =V <sub>CC</sub> or<br>V <sub>IN</sub> =GND | _ | 3.0 | 5.5 <sup>[12]</sup> | | | | | Open, Twenty Bits Toggling, OE=GND LE = V <sub>CC</sub> | V <sub>IN</sub> =3.4V or<br>V <sub>IN</sub> =GND | | 8.0 | 20.5 <sup>[12]</sup> | | #### Notes: 9. Per TTL driven input ( $V_{IN}$ =3.4V); all other inputs at $V_{CC}$ or GND. Per TTL driven input ( $V_{IN}$ =3.4V); all other inputs at $V_{CC}$ or GND. This parameter is not directly testable, but is derived for use in Total Power Supply calculations. $I_C = I_{QUIESCENT} + I_{INPUTS} + I_{DYNAMIC}$ $I_C = I_{CC}+\Delta I_{CC}H_{INT}+I_{CCD}(f_0/2 + f_1N_1)$ $I_{CC} = Quiescent$ Current with CMOS input levels $\Delta I_{CC} = Power$ Supply Current for a TTL HIGH input ( $V_{IN}$ =3.4V) $D_H = Duty$ Cycle for TTL inputs HIGH $N_T = Number$ of TTL inputs at $D_H = I_{CCD} = D_{CCD} D_{CC$ All currents are in milliamps and all frequencies are in megahertz. <sup>12.</sup> Values for these conditions are examples of the I<sub>CC</sub> formula. These limits are specified but not tested. # Switching Characteristics Over the Operating Range<sup>[13]</sup> | | | | 74FCT16841AT | | 74FCT16841CT<br>74FCT162841CT | | | Fig | |--------------------------------------|-------------------------------------|----------------------------------------------------|---------------------|-------------|-------------------------------|------|------|-----------------------------| | Parameter | Description | Condition <sup>[14]</sup> | Min. | Max. | Min. | Max. | Unit | Fig.<br>No. <sup>[15]</sup> | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay D to Q | $C_L$ =50 pF<br>$R_L$ =500 $\Omega$ | 1.5 | 9.0 | 1.5 | 5.5 | ns | 1, 5 | | | (LE=HIGH) | $C_L = 300 \text{ pF}^{[16]}$<br>$R_L = 500\Omega$ | 1.5 | 13.0 | 1.5 | 13.0 | | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>LE to Q | $C_L$ =50 pF<br>$R_L$ =500 $\Omega$ | 1.5 | 12.0 | 1.5 | 6.4 | ns | 1, 5 | | | | $C_L = 300 \text{ pF}^{[16]}$<br>$R_L = 500\Omega$ | 1.5 | 16.0 | 1.5 | 15.0 | | | | t <sub>PHZ</sub><br>t <sub>PZL</sub> | Output Enable Time OE to Q | $C_L$ =50 pF<br>$R_L$ =500 $\Omega$ | 1.5 | 11.5 | 1.5 | 6.5 | ns | 1, 7, 8 | | | | $C_L = 300 \text{ pF}^{[16]}$<br>$R_L = 500\Omega$ | 1.5 | 23.0 | 1.5 | 12.0 | | | | t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output Disable Time OE to Q | $C_L=5 \text{ pF}^{[16]}$<br>$R_L=500\Omega$ | 1.5 | <b>7</b> .0 | 1.5 | 5.7 | ns | 1, 7, 8 | | | | $C_L$ =50 pF $R_L$ =500 $\Omega$ | 1.5 | 8.0 | 1.5 | 6.0 | | | | t <sub>SU</sub> | Set-Up Time<br>HIGH or LOW, D to LE | $C_L$ =50 pF $R_L$ =500 $\Omega$ | 2.5 | _ | 2.0 | _ | ns | 9 | | t <sub>H</sub> | Hold Time<br>HIGH or LOW, D to LE | | 2.5 | _ | 1.5 | _ | ns | 9 | | t <sub>W</sub> | LE Pulse Width HIGH | | 4.0 <sup>[17]</sup> | | 4.0 <sup>[17]</sup> | | ns | 5 | | t <sub>SK(O)</sub> | Output Skew <sup>[18]</sup> | | _ | 0.5 | _ | 0.5 | ns | _ | #### Notes: - Minimum limits are specified but not tested on Propagation Delays. See test circuit and waveform. See "Parameter Measurement Information" in the General Information section. These conditions are specified but not tested. These limits are specified but not tested. Skew between any two outputs of the same package switching in the same direction. This parameter is ensured by design. # Ordering Information for CY74FCT16841T | Speed (ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |------------|------------------------|-----------------|------------------------|--------------------| | 5.5 | CY74FCT16841CTPVC/PVCT | O56 | 56-Lead (300-Mil) SSOP | Industrial | | 6.5 | CY74FCT16841ATPVC/PVCT | O56 | 56-Lead (300-Mil) SSOP | Industrial | # **Ordering Information CY74FCT162841T** | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|--------------------|-----------------|-------------------------|--------------------| | 5.5 | 74FCT162841CTPACT | Z56 | 56-Lead (240-Mil) TSSOP | Industrial | | | CY74FCT162841CTPVC | O56 | 56-Lead (300-Mil) SSOP | | | | 74FCT162841CTPVCT | O56 | 56-Lead (300-Mil) SSOP | | # **Package Diagrams** #### 56-Lead Shrunk Small Outline Package O56 #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.