

April 1988 Revised January 2004

# 74F30 8-Input NAND Gate

#### **General Description**

This device contains a single gate, which performs the logic NAND function.

## **Ordering Code:**

| Order Number        | Package Number | Package Description                                                          |
|---------------------|----------------|------------------------------------------------------------------------------|
| 74F30SC<br>(Note 1) | M14A           | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow |
| 74F30SJ             | M14D           | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide                |
| 74F30PC             | N14A           | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide       |

Note 1: Devices also available in Tape and Reel. Specify by appending the letter "X" to the ordering code,

## **Logic Symbol**



#### **Connection Diagram**



## **Unit Loading/Fan Out**

| Din Names                      | Description | U.L.     | Input I <sub>IH</sub> /I <sub>IL</sub>  |  |  |
|--------------------------------|-------------|----------|-----------------------------------------|--|--|
| riii Naiiles                   | Description | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> |  |  |
| A <sub>0</sub> -A <sub>7</sub> | Inputs      | 1.0/1.0  | 20 μA/-0.6 mA                           |  |  |
| ō                              | Output      | 50/33.3  | -1 mA/20 mA                             |  |  |

#### **Function Table**

| Inputs         |                |                |                |                |                |                | Output         |   |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|---|
| A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | A <sub>4</sub> | A <sub>5</sub> | A <sub>6</sub> | A <sub>7</sub> | ō |
| L              | Χ              | Χ              | Χ              | Χ              | Χ              | Χ              | Χ              | Н |
| Х              | L              | Χ              | Χ              | Χ              | Χ              | Χ              | Χ              | Н |
| Х              | Χ              | L              | Χ              | Χ              | Χ              | Χ              | Χ              | Н |
| Х              | Χ              | Χ              | L              | Χ              | Χ              | Χ              | Χ              | Н |
| Х              | Χ              | Χ              | Χ              | L              | Χ              | X              | Χ              | Н |
| Х              | Χ              | Χ              | Χ              | Χ              | L              | X              | Χ              | Н |
| Х              | Χ              | Χ              | Χ              | Χ              | Χ              | L              | Χ              | Н |
| Х              | Χ              | Χ              | Χ              | Χ              | Χ              | Χ              | L              | Н |
| Н              | Н              | Н              | Н              | Н              | Н              | Н              | Н              | L |

H = HIGH Voltage Level L = LOW Voltage Level

X = Immateria

#### **Absolute Maximum Ratings**(Note 2)

ngs(Note 2) Recommended Operating Conditions

 $\begin{array}{lll} \mbox{Storage Temperature} & -65^{\circ}\mbox{C to } +150^{\circ}\mbox{C} \\ \mbox{Ambient Temperature under Bias} & -55^{\circ}\mbox{C to } +125^{\circ}\mbox{C} \\ \mbox{Junction Temperature under Bias} & -55^{\circ}\mbox{C to } +150\mbox{C} \\ \mbox{V}_{\mbox{CC}} \mbox{ Pin Potential to Ground Pin} & -0.5\mbox{V to } +7.0\mbox{V} \\ \end{array}$ 

Voltage Applied to Output in HIGH State (with  $V_{CC} = 0V$ )

Standard Output -0.5V to  $V_{CC}$ 3-STATE Output -0.5V to +5.5V

Current Applied to Output

in LOW State (Max)  $\qquad \qquad \text{twice the rated I}_{\text{OL}} \, (\text{mA})$ 

Free Air Ambient Temperature  $0^{\circ}\text{C to } +70^{\circ}\text{C}$ Supply Voltage +4.5V to +5.5V

**Note 2:** Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 3: Either voltage limit or current limit is sufficient to protect inputs.

#### **DC Electrical Characteristics**

| Symbol           | Parameter                       | Min  | Тур  | Max         | Units | Vcc   | Conditions                         |  |
|------------------|---------------------------------|------|------|-------------|-------|-------|------------------------------------|--|
| V <sub>IH</sub>  | Input HIGH Voltage              | 2.0  |      |             | V     | /Di   | Recognized as a HIGH Signal        |  |
| V <sub>IL</sub>  | Input LOW Voltage               |      |      | 0.8         | V     | -     | Recognized as a LOW Signal         |  |
| V <sub>CD</sub>  | Input Clamp Diode Voltage       |      |      | -1.2        | V     | Min   | I <sub>IN</sub> = −18 mA           |  |
| V <sub>OH</sub>  | Output HIGH 10% V <sub>CC</sub> | 2.5  |      | 火厂          | N/    | Min   | I <sub>OH</sub> = -1 mA            |  |
|                  | Voltage 5% V <sub>CC</sub>      | 2.7  | 4 76 | - 3         | 42.   |       | $I_{OH} = -1 \text{ mA}$           |  |
| V <sub>OL</sub>  | Output LOW 10% V <sub>CC</sub>  | 1    | 1.2  | <b>0</b> .5 | V     | Min   | I − 20 mΛ                          |  |
|                  | Voltage VCC                     |      |      |             |       |       | I <sub>OL</sub> = 20 mA            |  |
| I <sub>IH</sub>  | Input HIGH                      |      |      | 5.0         | μА    | Max   | V <sub>IN</sub> = 2.7V             |  |
|                  | Current                         |      |      |             |       |       |                                    |  |
| I <sub>BVI</sub> | Input HIGH Current              | /    |      | 7.0         |       | Max   | \/ -70\/                           |  |
|                  | Breakdown Test                  |      |      | 7.0         | μА    | IVIAX | $V_{IN} = 7.0V$                    |  |
| I <sub>CEX</sub> | Output HIGH                     |      |      | 50          | μА    | Max   | V <sub>OUT</sub> = V <sub>CC</sub> |  |
|                  | Leakage Current                 |      |      |             |       |       |                                    |  |
| V <sub>ID</sub>  | Input Leakage                   | 4.75 |      |             | V     | 0.0   | $I_{ID} = 1.9 \mu A$               |  |
|                  | Test                            |      |      |             |       |       | All Other Pins Grounded            |  |
| I <sub>OD</sub>  | Output Leakage                  |      |      | 3.75        | μА    | 0.0   | V <sub>IOD</sub> = 150 mV          |  |
|                  | Circuit Current                 |      |      |             |       |       | All Other Pins Grounded            |  |
| I <sub>IL</sub>  | Input LOW Current               |      |      | -0.6        | mA    | Max   | V <sub>IN</sub> = 0.5V             |  |
| Ios              | Output Short-Circuit Current    | -60  |      | -150        | mA    | Max   | $V_{OUT} = 0V$                     |  |
| I <sub>CCH</sub> | Power Supply Current            |      | 0.5  | 1.5         | mA    | Max   | V <sub>O</sub> = HIGH              |  |
| I <sub>CCL</sub> | Power Supply Current            |      |      | 4.5         | mA    | Max   | $V_O = LOW$                        |  |

# **AC Electrical Characteristics**

| Symbol           | Parameter               | $T_A = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ |     |     | $T_A = 0^{\circ}C \text{ to } +70^{\circ}C$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ |     | Units |
|------------------|-------------------------|-------------------------------------------------------------|-----|-----|------------------------------------------------------------------------------------|-----|-------|
|                  |                         | Min                                                         | Тур | Max | Min                                                                                | Max |       |
| t <sub>PLH</sub> | Propagation Delay       | 1.0                                                         | 3.7 | 5.0 | 1.0                                                                                | 5.5 | ns    |
| t <sub>PHL</sub> | $A_n$ to $\overline{O}$ | 1.5                                                         | 2.8 | 5.0 | 1.5                                                                                | 5.5 | 115   |



14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package Number M14D

DETAIL A



14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N14A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com