May 2007 # 74VHC112 Dual J-K Flip-Flops with Preset and Clear #### **Features** - High speed: f<sub>MAX</sub> = 200MHz (Typ.) at V<sub>CC</sub> = 5.0V - Low power dissipation: $I_{CC} = 2\mu A$ (Max.) at $T_A = 25$ °C - High noise immunity: V<sub>NIH</sub> = V<sub>NIL</sub> = 28% V<sub>CC</sub> (Min.) - Power down protection is provided on all inputs - Pin and function compatible with 74HC112 #### **General Description** The VHC112 is an advanced high speed CMOS device fabricated with silicon gate CMOS technology. It achieves the high-speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. The VHC112 contains two independent, high-speed JK flip-flops with Direct Set and Clear inputs. Synchronous state changes are initiated by the falling edge of the clock. Triggering occurs at a voltage level of the clock and is not directly related to transition time. The J and K inputs can change when the clock is in either state without affecting the flip-flop, provided that they are in the desired state during the recommended setup and hold times relative to the falling edge of the clock. The LOW signal on PR or CLR prevents clocking and forces Q and $\overline{\rm Q}$ HIGH, respectively. Simultaneous LOW signals on PR and CLR force both Q and $\overline{\rm Q}$ HIGH. An input protection circuit ensures that 0V to 7V can be applied to the input pins without regard to the supply voltage. This device can be used to interface 5V to 3V systems and two supply systems such as battery backup. This circuit prevents device destruction due to mismatched supply and input voltages. | Order Number | Package<br>Number | Package Description | |--------------|-------------------|------------------------------------------------------------------------------| | 74VHC112M | M16A | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow | | 74VHC112SJ | M16D | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74VHC112MTC | MTC16 | 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | Surface mount packages are also available on Tape and Reel. Specify by appending the suffix letter "X" to the ordering number. ## **Connection Diagram** ## **Pin Description** | Pin Names | Description | |-------------------------------------------------------------------|------------------------------------------| | J <sub>1</sub> , J <sub>2</sub> , K <sub>1</sub> , K <sub>2</sub> | Data Inputs | | CLK <sub>1</sub> , CLK <sub>2</sub> | Clock Pulse Inputs (Active Falling Edge) | | CLR <sub>1</sub> , CLR <sub>2</sub> | Direct Clear Inputs (Active LOW) | | PR <sub>1</sub> , PR <sub>2</sub> | Direct Preset Inputs (Active LOW) | | $Q_1, Q_2, \overline{Q}_1, \overline{Q}_2$ | Outputs | ### **Truth Table** | | Ir | Out | outs | | | | |----|-----|-----|------|---|------------------|------------------| | PR | CLR | CP | J | K | Q | Q | | L | Н | Х | Х | Х | Н | L | | Н | L | Х | Х | Х | L | Н | | L | L | Х | Х | Х | Н | Н | | Н | Н | ~ | h | h | $\overline{Q}_0$ | $Q_0$ | | Н | Н | ~ | I | h | L | Н | | Н | Н | ~ | h | I | Н | L | | Н | Н | ~ | I | I | $Q_0$ | $\overline{Q}_0$ | H (h) = HIGH Voltage Level L (I) = LOW Voltage Level X = Immaterial $\begin{aligned} &\mathbf{Q}_0 \ (\overline{\mathbf{Q}}_0) = \text{Before HIGH-to-LOW Transition of Clock} \\ &\text{Lower case letters indicate the state of the referenced} \\ &\text{input or output one setup time prior to the HIGH-to-LOW} \\ &\text{clock transition.} \end{aligned}$ (One Half Shown) ## **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | Parameter | Rating | |------------------|------------------------------------------|---------------------------------| | V <sub>CC</sub> | Supply Voltage | -0.5V to +7.0V | | V <sub>IN</sub> | DC Input Voltage | –0.5V to +7.0V | | V <sub>OUT</sub> | DC Output Voltage | –0.5V to V <sub>CC</sub> + 0.5V | | I <sub>IK</sub> | Input Diode Current | –20mA | | I <sub>OK</sub> | Output Diode Current | ±20mA | | I <sub>OUT</sub> | DC Output Current | ±25mA | | I <sub>CC</sub> | DC V <sub>CC</sub> /GND Current | ±50mA | | T <sub>STG</sub> | Storage Temperature | –65°C to +150°C | | T <sub>L</sub> | Lead Temperature (Soldering, 10 seconds) | 260°C | ## Recommended Operating Conditions<sup>(1)</sup> The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings. | Symbol | Parameter | Rating | |---------------------------------|---------------------------|-----------------------| | V <sub>CC</sub> | Supply Voltage | 2.0V to +5.5V | | V <sub>IN</sub> | Input Voltage | 0V to +5.5V | | V <sub>OUT</sub> | Output Voltage | 0V to V <sub>CC</sub> | | T <sub>OPR</sub> | Operating Temperature | –40°C to +85°C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time, | | | | $V_{CC} = 3.3V \pm 0.3V$ | 0ns/V ~ 100ns/V | | | $V_{CC} = 5.0V \pm 0.5V$ | 0ns/V ~ 20ns/V | #### Note: 1. Unused inputs must be held HIGH or LOW. They may not float. ## **DC Electrical Characteristics** | | | | | | 1 | T <sub>A</sub> = 25° | C | | 40°C to<br>5°C | | |-----------------|-----------------------------|---------------------|-------------------------------|---------------------------------------|-----------------------|----------------------|-----------------------|-----------------------|-----------------------|-------| | Symbol | Parameter | V <sub>CC</sub> (V) | Con | Conditions | | Тур. | Max. | Min. | Max. | Units | | V <sub>IH</sub> | HIGH Level Input | 2.0 | | | 1.50 | | | 1.50 | | V | | | Voltage | 3.0-5.5 | | | 0.7 x V <sub>CC</sub> | | | 0.7 x V <sub>CC</sub> | | | | V <sub>IL</sub> | LOW Level Input | 2.0 | | | | | 0.50 | | 0.50 | V | | | Voltage | 3.0-5.5 | | | | | 0.3 x V <sub>CC</sub> | | 0.3 x V <sub>CC</sub> | | | V <sub>OH</sub> | HIGH Level | 2.0 | $V_{IN} = V_{IH}$ | $V_{IN} = V_{IH}$ $I_{OH} = -50\mu A$ | | 2.0 | | 1.9 | | V | | | Output Voltage | 3.0 | or V <sub>IL</sub> | | 2.9 | 3.0 | | 2.9 | | | | | | 4.5 | | | 4.4 | 4.5 | | 4.4 | | | | | | 3.0 | | $I_{OH} = -4mA$ | 2.58 | | | 2.48 | | | | | | 4.5 | | $I_{OH} = -8mA$ | 3.94 | | | 3.80 | | | | V <sub>OL</sub> | LOW Level | 2.0 | $V_{IN} = V_{IH}$ | $I_{OL} = 50\mu A$ | | 0.0 | 0.1 | | 0.1 | V | | | Output Voltage | 3.0 | or V <sub>IL</sub> | | | 0.0 | 0.1 | | 0.1 | | | | | 4.5 | | | | 0.0 | 0.1 | | 0.1 | | | | | 3.0 | | $I_{OL} = 4mA$ | | | 0.36 | | 0.44 | | | | | 4.5 | | I <sub>OL</sub> = 8mA | 3 | 6 34 | 0.36 | | 0.44 | | | I <sub>IN</sub> | Input Leakage<br>Current | 0–5.5 | V <sub>IN</sub> = 5.5V or GND | | 36 3 | 3 | ±0.1 | | ±1.0 | μΑ | | I <sub>cc</sub> | Quiescent<br>Supply Current | 5.5 | $V_{IN} = V_{CC}$ or GND | | C | 3. | 2.0 | | 20.0 | μA | ### **AC Electrical Characteristics** | | | | | T <sub>A</sub> = 25°C | | T <sub>A</sub> = -40°C<br>to +85°C | | | | |-------------------------------------|-------------------------------------------|---------------------|------------------------|-----------------------|------|------------------------------------|------|------|-------| | Symbol | Parameter | V <sub>CC</sub> (V) | Conditions | Min. | Тур. | Max. | Min. | Max. | Units | | f <sub>MAX</sub> | Maximum Clock | 3.3 ± 0.3 | C <sub>L</sub> = 15pF | 110 | 150 | | 100 | | MHz | | | Frequency | | $C_L = 50pF$ | 90 | 120 | | 80 | | | | | | 5.0 ± 0.5 | C <sub>L</sub> = 15pF | 150 | 200 | | 135 | | MHz | | | | | C <sub>L</sub> = 50pF | 120 | 185 | | 110 | | | | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay Time | 3.3 ± 0.3 | C <sub>L</sub> = 15pF | | 8.5 | 11.0 | 1.0 | 13.4 | ns | | | (CP to $Q_n$ or $\overline{Q}_n$ ) | | C <sub>L</sub> = 50pF | | 10.0 | 15.0 | 1.0 | 16.5 | | | | | 5.0 ± 0.5 | C <sub>L</sub> = 15pF | | 5.1 | 7.3 | 1.0 | 8.8 | ns | | | | | $C_L = 50pF$ | | 6.3 | 10.5 | 1.0 | 12.0 | | | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay Time | 3.3 ± 0.3 | C <sub>L</sub> = 15pF | | 6.7 | 10.2 | 1.0 | 11.7 | ns | | | (PR or CLR to $Q_n$ or $\overline{Q}_n$ ) | | $C_L = 50pF$ | | 9.7 | 13.5 | 1.0 | 15.0 | | | | | 5.0 ± 0.5 | C <sub>L</sub> = 15pF | | 4.6 | 6.7 | 1.0 | 8.0 | ns | | | | | $C_L = 50pF$ | | 6.4 | 9.5 | 1.0 | 11.0 | | | C <sub>IN</sub> | Input Capacitance | | V <sub>CC</sub> = Open | A 30 | 4 | 10 | | 10 | pF | | C <sub>PD</sub> | Power Dissipation<br>Capacitance | | (2) | 200 | 18 | | | | pF | #### Note: 2. $C_{PD}$ is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained from the equation: $I_{CC}$ (opr.) = $C_{PD} \cdot V_{CC} \cdot f_{IN} + I_{CG} / 4$ (per F/F), and the total $C_{PD}$ when n pcs of the Flip-Flop operate can be calculated by the following equation: $C_{PD}$ (total) = 30 + 14 $\cdot$ n ## **AC Operating Requirements** | | | | $T_A =$ | 25°C | T <sub>A</sub> = -40°C to +85°C | | |------------------|--------------------------------------------------------|-------------------|---------|------|---------------------------------|-------| | Symbol | Parameter | $V_{CC}(V)^{(3)}$ | Тур. | Gua | aranteed Minimum | Units | | t <sub>W</sub> | Minimum Pulse Width | 3.3 | | 5.0 | 5.0 | ns | | | (CP or CLR or PR) | 5.0 | | 5.0 | 5.0 | | | t <sub>S</sub> | Minimum Setup Time | 3.3 | | 5.0 | 5.0 | ns | | | (J <sub>n</sub> or K <sub>n</sub> to CP <sub>n</sub> ) | 5.0 | | 4.0 | 4.0 | | | t <sub>H</sub> | Minimum Hold Time | 3.3 | | 1.0 | 1.0 | ns | | | (J <sub>n</sub> or K <sub>n</sub> to CP <sub>n</sub> ) | | | 1.0 | 1.0 | | | t <sub>REC</sub> | Minimum Recovery Time | 3.3 | | 6.0 | 6.0 | ns | | | (CLR or PR to CP) | | | 5.0 | 5.0 | | #### Note: 3. $V_{CC}$ is 3.3 ± 0.3V or 5.0 ± 0.5V. ## **Physical Dimensions** Dimensions are in millimeters unless otherwise noted. M16AREVK DETAIL A Figure 1. 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package Number M16A ## Physical Dimensions (Continued) Dimensions are in millimeters unless otherwise noted. AND PATTERN RECOMMENDATION #### DIMENSIONS ARE IN MILLIMETERS ## NOTES: - A. CONFORMS TO EIAJ EDR-7320 REGISTRATION, ESTABLISHED IN DECEMBER, 1998. B. DIMENSIONS ARE IN MILLIMETERS. C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. M16DREVC Figure 2. 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package Number M16D ## Physical Dimensions (Continued) Dimensions are in millimeters unless otherwise noted. 5.00±0.10 4.55 5.90 4.45 7.35 В 6.4 4.4±0.1 3.2 O.2 CBA PIN #1 IDENT. LAND PATTERN RECOMMENDATION (F) 0.11-SEE DETAIL A ALL LEAD TIPS 1.1 MAX ◯ 0.1 C -C-0.65 0.19 - 0.30 12° TOP AND BOTTOM ⊕ 0.10 M A B □ C □ GAGE PLANE NOTES: 0.25 - A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION AB, - B. DIMENSIONS ARE IN MILLIMETERS - C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS - D. DIMENSIONING AND TOLERANCES PER ANSI Y14.5M, 1994 - E. DRAWING FILE NAME: MTC16REV4 - F. LAND PATTERN RECOMMENDATION PER IPC7351 ID# TSOP65P640X110-16N MTC16rev4 Figure 3. 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC16 0.6±0.1 **DETAIL A** **SEATING PLANE** #### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. Across the board. Around the world.™ ActiveArray™ Bottomless™ Build it Now™ CoolFET™ $CROSSVOLT^{TM}$ CTL™ Current Transfer Logic™ DOME™ $E^2CMOS^\intercal$ EcoSPARK<sup>®</sup> EnSigna™ FACT Quiet Series™ FACT $\mathsf{FAST}^{^{\circledR}}$ FASTr™ FPS™ $\mathsf{FRFET}^{\scriptscriptstyle{\circledR}}$ GlobalOptoisolator™ GTO™ HiSeC™ i-Lo™ ImpliedDisconnect™ IntelliMAX™ ISOPLANAR™ MICROCOUPLER™ MicroPak™ MICROWIRE™ Motion-SPM™ MSX™ MSXPro™ $OCX^{TM}$ OCXPro™ OPTOLOGIC® **OPTOPLANAR®** PACMAN™ PDP-SPM™ РОР™ Power220® Power247<sup>®</sup> PowerEdge™ PowerSaver™ Power-SPM™ PowerTrench® Programmable Active Droop™ QFET<sup>°</sup> QS™ QT Optoelectronics™ Quiet Series™ RapidConfigure™ . ScalarPump™ SMART START™ SPM® STEALTH™ SuperFET™ RapidConnect™ SuperSOT™3 SuperSOT™6 SuperSOT™8 SyncFET™ TCM™ The Power Franchise TinyBoost™ TinyBuck™ Wire™ TinyLogic<sup>®</sup> TINYOPTO™ TinyPower™ TinyWire™ TruTranslation™ μSerDes™ UHC® UniFET™ $VCX^{TM}$ #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN, FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only. | Rev. 126