April 1988 Revised July 1999 ## 74F193 # **Up/Down Binary Counter with Separate Up/Down Clocks** #### **General Description** The 74F193 is an up/down modulo-16 binary counter. Separate Count Up and Count Down Clocks are used, and in either counting mode the circuits operate synchronously. The outputs change state synchronously with the LOW-to-HIGH transitions on the clock inputs. Separate Terminal Count Up and Terminal Count Down outputs are provided that are used as the clocks for subsequent stages without extra logic, thus simplifying multi-stage counter designs. Individual preset inputs allow the circuit to be used as a programmable counter. Both the Parallel Load $(\overline{PL})$ and the Master Reset (MR) inputs asynchronously override the clocks #### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|-----------------------------------------------------------------------------------| | 74F193SC | M16A | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Body | | 74F193SJ | | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74F193PC | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | Devices also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code #### **Logic Symbols** ## **Connection Diagram** ## **Unit Loading/Fan Out** | Pin Names | December 1 | U.L. | Input I <sub>IH</sub> /I <sub>IL</sub> | | |--------------------------------|--------------------------------------------------|----------|-----------------------------------------|--| | | Description | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> | | | CPU | Count Up Clock Input (Active Rising Edge) | 1.0/3.0 | 20 μA/-1.8 mA | | | CPD | Count Down Clock Input (Active Rising Edge) | 1.0/3.0 | 20 μA/-1.8 mA | | | MR | Asynchronous Master Reset Input (Active HIGH) | 1.0/1.0 | 20 μA/-0.6 mA | | | PL | Asynchronous Parallel Load Input (Active LOW) | 1.0/1.0 | 20 μA/-0.6 mA | | | P <sub>0</sub> -P <sub>3</sub> | Parallel Data Inputs | 1.0/1.0 | 20 μA/-0.6 mA | | | $Q_0 - Q_3$ | Flip-Flop Outputs | 50/33.3 | -1 mA/20 mA | | | $\overline{TC}_D$ | Terminal Count Down (Borrow) Output (Active LOW) | 50/33.3 | −1 mA/20 mA | | | TC <sub>U</sub> | Terminal Count Up (Carry) Output (Active LOW) | 50/33.3 | −1 mA/20 mA | | #### **Functional Description** The 74F193 is a 4-bit binary synchronous up/down (reversible) counter. It contains four edge-triggered flip-flops, with internal gating and steering logic to provide master reset, individual preset, count up and count down operations. A LOW-to-HIGH transition on the CP input to each flip-flop causes the output to change state. Synchronous switching, as opposed to ripple counting, is achieved by driving the steering gates of all stages from a common Count Up line and a common Count Down line, thereby causing all state changes to be initiated simultaneously. A LOW-to-HIGH transition on the Count Up input will advance the count by one; a similar transition on the Count Down input will decrease the count by one. While counting with one clock input, the other should be held HIGH, as indicated in the Function Table. The Terminal Count Up (TCU) and Terminal Count Down (TCD) outputs are normally HIGH. When the circuit has reached the maximum count state 15, the next HIGH-to-LOW transition of the Count Up Clock will cause TC<sub>U</sub> to go LOW. $\overline{\text{TC}}_{\text{U}}$ will stay LOW until CP $_{\text{U}}$ goes HIGH again, thus effectively repeating the Count $\underline{Up}$ Clock, but delayed by two gate delays. Similarly, the $\overline{TC}_D$ output will go LOW when the circuit is in the ${\tt zer} \underline{{\tt o}}\ \underline{{\tt s}} {\tt tate}$ and the Count Down Clock goes LOW. Since the TC outputs repeat the clock waveforms, they can be used as the clock input signals to the next higher order circuit in a multistage counter. $$\begin{split} \overline{TC}_U &= Q_0 \bullet Q_1 \bullet Q_2 \bullet Q_3 \bullet \overline{CP}_U \\ \overline{TC}_D &= \overline{Q}_0 \bullet \overline{Q}_1 \bullet \overline{Q}_2 \bullet \overline{Q}_3 \bullet \overline{CP}_D \end{split}$$ The 74F193 has an asynchronous parallel load capability permitting the counter to be preset. When the Parallel Load (PL) and the Master Reset (MR) inputs are LOW, information present on the Parallel Data input (P0-P3) is loaded into the counter and appears on the outputs regardless of the conditions of the clock inputs. A HIGH signal on the Master Reset input will disable the preset gates, override both clock inputs, and latch each Q output in the LOW state. If one of the clock inputs is LOW during and after a reset or load operation, the next LOW-to-HIGH transition of that clock will be interpreted as a legitimate signal and will be counted. #### **Function Table** | | MR | PL | CPU | CPD | Mode | |----|-----|-----|-----|-----|----------------| | Ī | Н | X | X | Х | Reset (Asyn.) | | | L | 基上等 | Х | X | Preset (Asyn.) | | 30 | L/S | Н | Н | Н | No Change | | V. | LL | Н | ~ | Н | Count Up | | | 4C | Н | Н | ~ | Count Down | - H = HIGH Voltage Level - L = LOW Voltage Level - X = Immaterial - = LOW-to-HIGH Clock Transition #### State Diagram ## **Absolute Maximum Ratings**(Note 1) #### **Recommended Operating Conditions** -65°C to +150°C Storage Temperature Ambient Temperature under Bias -55°C to +125°C Junction Temperature under Bias -55°C to +150°C V<sub>CC</sub> Pin Potential to Ground Pin -0.5V to +7.0V Input Voltage (Note 2) -0.5V to +7.0V Input Current (Note 2) -30 mA to +5.0 mA Voltage Applied to Output in HIGH State (with $V_{CC} = 0V$ ) –0.5V to $V_{\mbox{\footnotesize CC}}$ Standard Output 3-STATE Output -0.5V to +5.5V Current Applied to Output twice the rated $I_{OL}$ (mA) in LOW State (Max) Free Air Ambient Temperature 0°C to +70°C Supply Voltage +4.5V to +5.5V **Note 1:** Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 2: Either voltage limit or current limit is sufficient to protect inputs. #### **DC Electrical Characteristics** | Symbol | Parameter | | Min | Тур | Max | Units | V <sub>CC</sub> | Conditions | | |------------------|------------------------------|---------------------|-------|-----|----------|-------|------------------------------------|------------------------------------------|--| | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | | | V | 100 | Recognized as a HIGH Signal | | | V <sub>IL</sub> | Input LOW Voltage | | | | 0.8 | V | | Recognized as a LOW Signal | | | $V_{CD}$ | Input Clamp Diode Voltage | | | | -1.2 | V | Min | I <sub>iN</sub> = −18 mA | | | V <sub>OH</sub> | Output HIGH | 10% V <sub>CC</sub> | 2.5 | 90 | · 73 · · | V | Min | I <sub>OH</sub> = -1 mA | | | | Voltage | $5\% V_{CC}$ | 2.7 | | 6 | Chr. | IVIIII | $I_{OH} = -1 \text{ mA}$ | | | V <sub>OL</sub> | Output LOW | 10% V <sub>CC</sub> | | | 0.5 | V | Min | I <sub>OL</sub> = 20 mA | | | | Voltage | | | | 0.5 | | IVIIII | 1 <sub>OL</sub> = 20 IIIA | | | I <sub>IH</sub> | Input HIGH | | A = V | | 5.0 | | Max | V <sub>IN</sub> = 2.7V | | | | Current | | 1, 1, | | 3.0 | | IVIGA | V <sub>IN</sub> - 2.7 V | | | I <sub>BVI</sub> | Input HIGH Current | | | | 100 | μΑ | Max | V <sub>IN</sub> = 7.0V | | | | Breakdown Test | | | | 7.0 | | | | | | I <sub>CEX</sub> | Output HIGH | | | 50 | μА | Max | V <sub>OUT</sub> = V <sub>CC</sub> | | | | | Leakage Current | | | | | | VOUT - VCC | | | | V <sub>ID</sub> | Input Leakage | | 4.75 | | | V | 0.0 | $I_{ID} = 1.9 \mu\text{A}$ | | | | Test | | 4.73 | | | V | | All Other Pins Grounded | | | I <sub>OD</sub> | Output Leakage | | | | 3.75 | μА | 0.0 | V <sub>IOD</sub> = 150 mV | | | | Circuit Current | | | | 3.73 | | | All Other Pins Grounded | | | I <sub>IL</sub> | Input LOW Current | | | | -0.6 | mA | Max | $V_{IN} = 0.5V (MR, \overline{PL}, P_n)$ | | | | | | | | -1.8 | | | $V_{IN} = 0.5V (CP_u, CP_D)$ | | | Ios | Output Short-Circuit Current | | -60 | | -150 | mA | Max | V <sub>OUT</sub> = 0V | | | I <sub>CC</sub> | Power Supply Current | | | 38 | 55 | mA | Max | | | # **AC Electrical Characteristics** | Symbol | Parameter | $T_A = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ | | | $T_A = 0$ °C to +70°C<br>$V_{CC} = +5.0V$<br>$C_L = 50$ pF | | Units | |------------------|------------------------------------------------------|-------------------------------------------------------------|-------------------------|------|------------------------------------------------------------|------|-------| | | | | | | | | | | | | f <sub>MAX</sub> | Maximum Count Frequency | 100 | 125 | | 90 | | t <sub>PLH</sub> | Propagation Delay | 4.0 | 7.0 | 9.0 | 4.0 | 10.0 | | | t <sub>PHL</sub> | CP <sub>U</sub> or CP <sub>D</sub> to | 3.5 | 6.0 | 8.0 | 3.5 | 9.0 | ns | | | TC <sub>U</sub> or TC <sub>D</sub> | | | | | | | | t <sub>PLH</sub> | Propagation Delay | 4.0 | 6.5 | 8.5 | 4.0 | 9.5 | ns | | t <sub>PHL</sub> | CP <sub>U</sub> or CP <sub>D</sub> to Q <sub>n</sub> | 5.5 | 9.5 | 12.5 | 5.5 | 13.5 | 115 | | t <sub>PLH</sub> | Propagation Delay | 3.0 | 4.5 | 7.0 | 3.0 | 8.0 | ns | | t <sub>PHL</sub> | $P_n$ to $Q_n$ | 6.0 | 11.0 | 14.5 | 6.0 | 15.5 | 115 | | t <sub>PLH</sub> | Propagation Delay | 5.0 | 8.5 | 11.0 | 5.0 | 12.0 | ns | | t <sub>PHL</sub> | PL to Q <sub>n</sub> | 5.5 | 10.0 | 13.0 | 5.5 | 14.0 | 115 | | t <sub>PHL</sub> | Propagation Delay | 5.5 | 11.0 | 14.5 | 5.5 | 15.5 | ns | | | MR to Q <sub>n</sub> | | | | .0 | | | | t <sub>PLH</sub> | Propagation Delay | 6.0 | 10.5 | 13.5 | 6.0 | 14.5 | | | | MR to TC <sub>U</sub> | | | 3,30 | b / | | | | t <sub>PHL</sub> | Propagation Delay | 6.0 | 11.5 | 14.5 | 6.0 | 15.5 | | | | MR to TC <sub>D</sub> | | Be | 79- | C. | | | | t <sub>PLH</sub> | Propagation Delay | 7.0 | 12.0 | 15.5 | 7.0 | 16.5 | | | t <sub>PHL</sub> | PL to TC <sub>U</sub> or TC <sub>D</sub> | 7.0 | 11.5 | 14.5 | 7.0 | 15.5 | ns | | t <sub>PLH</sub> | Propagation Delay | 7.0 | 11.5 | 14.5 | 7.0 | 15.5 | | | t <sub>PHL</sub> | $P_n$ to $\overline{TC}_U$ or $\overline{TC}_D$ | 6.5 | 11.0 | 14.0 | 6.5 | 15.0 | ns | # **AC Operating Requirements** | | | <b>T</b> <sub>A</sub> = - | +25°C | T <sub>A</sub> = 0°C | to +70°C | | |--------------------|------------------------------------------|---------------------------|-------|----------------------|----------|-------| | Symbol | Parameter | $V_{CC} = +5.0V$ | | $V_{CC} = +5.0V$ | | Units | | | | Min | Max | Min | Max | | | t <sub>S</sub> (H) | Setup Time, HIGH or LOW | 4.5 | | 5.0 | | | | t <sub>S</sub> (L) | P <sub>n</sub> to PL | 4.5 | | 5.0 | | ns | | t <sub>H</sub> (H) | Hold Time, HIGH or LOW | 2.0 | | 2.0 | | - 115 | | t <sub>H</sub> (L) | P <sub>n</sub> to PL | 2.0 | | 2.0 | | | | t <sub>W</sub> (L) | PL Pulse Width, LOW | 6.0 | | 6.0 | | ns | | t <sub>W</sub> (L) | CP <sub>U</sub> or CP <sub>D</sub> | 5.0 | | 5.0 | | ns | | | Pulse Width, LOW | | | | | | | t <sub>W</sub> (L) | CP <sub>U</sub> or CP <sub>D</sub> | | | | | | | | Pulse Width, LOW | 10.0 | | 10.0 | | ns | | | (Change of Direction) | | | | | | | t <sub>W</sub> (H) | MR Pulse Width, HIGH | 6.0 | | 6.0 | | ns | | t <sub>REC</sub> | Recovery Time | 6.0 | | 6.0 | | ns | | | PL to CP <sub>U</sub> or CP <sub>D</sub> | | | | | | | t <sub>REC</sub> | Recovery Time | 4.0 | | 4.0 | | ns | | | MR to CP <sub>U</sub> or CP <sub>D</sub> | | | | | | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N16E Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com