# **EXAMALOG**<br>DEVICES

### **8-Bit Dual Nonvolatile Memory Digital Potentiometer**

## **AD5232 \***

#### **FEATURES**

**Nonvolatile Memory Preset Maintains Wiper Settings Dual Channel, 256-Position Resolution Full Monotonic Operation DNL < 1 LSB 10 k** $\Omega$ **, 50 k** $\Omega$ **, 100 k** $\Omega$  **Terminal Resistance Linear or Log Taper Settings Push-Button Increment/Decrement Compatible SPI-Compatible Serial Data Input with Readback Function**

- 3 V to 5 V Single Supply or ±2.5 V Dual Supply **Operation**
- **14 Bytes of User EEMEM Nonvolatile Memory for Constant Storage**

**Permanent Memory Write Protection 100-Year Typical Data Retention T<sub>A</sub> = 55°C** 

#### **APPLICATIONS**

**Mechanical Potentiometer Replacement Instrumentation: Gain, Offset Adjustment Programmable Voltage-to-Current Conversion Programmable Filters, Delays, Time Constants Line Impedance Matching Power Supply Adjustment DIP Switch Setting**

#### **GENERAL DESCRIPTION**

The AD5232 device provides a nonvolatile, dual-channel, digitally controlled variable resistor (VR) with 256-position resolution. These devices perform the same electronic adjustment function as a potentiometer or variable resistor. The AD5232's versatile programming via a microcontroller allows multiple modes of operation and adjustment.

In the direct program mode a predetermined setting of the RDAC register can be loaded directly from the microcontroller. Another key mode of operation allows the RDAC register to be refreshed with the setting previously stored in the EEMEM register. When changes are made to the RDAC register to establish a new wiper position, the value of the setting can be saved into the EEMEM by executing an EEMEM save operation. Once the settings are saved in the EEMEM register these values will be automatically transferred to the RDAC register to set the wiper position at system power ON. Such operation is enabled by the internal preset strobe and the preset can also be accessed externally.

All internal register contents can be read out of the serial data output (SDO). This includes the RDAC1 and RDAC2 registers, the corresponding nonvolatile EEMEM1 and EEMEM2 registers, and the 14 spare USER EEMEM registers available for constant storage.

#### **\*Patent pending.**

REV. 0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

#### **FUNCTIONAL BLOCK DIAGRAM**



The basic mode of adjustment is the increment and decrement command controlling the present setting of the Wiper position setting (RDAC) register. An internal scratch pad RDAC register can be moved UP or DOWN one step of the nominal terminal resistance between terminals A and B. This linearly changes the wiper to B terminal resistance  $(R_{WB})$  by one position segment of the devices' end-to-end resistance  $(R_{AB})$ . For exponential/logarithmic changes in wiper setting, a left/right shift command adjusts levels in  $\pm 6$  dB steps, which can be useful for audio and light alarm applications.

The AD5232 is available in a thin TSSOP-16 package. All parts are guaranteed to operate over the extended industrial temperature range of –40°C to +85°C. An evaluation board is available, Part Number: AD5232EVAL.



Figure 1. Symmetrical RDAC Operation

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com**  $©$  Analog Devices, Inc., 2001

### **AD5232–SPECIFICATIONS** ELECTRICAL CHARACTERISTICS, 10 k $\boldsymbol{\Omega}$ , 50 k $\boldsymbol{\Omega}$ , 100 k $\boldsymbol{\Omega}$  VERSIONS

 $(V_{DD} = 3 V \pm 10\%$  or 5 V  $\pm$  10% and  $V_{SS} = 0 V$ ,  $V_A = +V_{DD}$ ,  $V_B = 0 V$ ,  $-40^{\circ}\text{C} < T_A < +85^{\circ}\text{C}$  unless otherwise noted.)





**NOTES** 

<sup>1</sup>Typical parameters represent average readings at 25°C and  $V_{DD} = 5$  V.

 $^2$ Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper postions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic. I w ~ 50  $\mu$ A @ V<sub>DD</sub> = 2.7 V and

 $I_{\text{W}} \sim 400 \mu\text{A} \otimes V_{\text{DD}} = 5 \text{ V}$  for the R<sub>AB</sub> = 10 kΩ version,  $I_{\text{W}} \sim 50 \mu\text{A}$  for the R<sub>AB</sub> = 50 kΩ and  $I_{\text{W}} \sim 25 \mu\text{A}$  for the R<sub>AB</sub> = 100 kΩ version. See Figure 13.  $\rm ^3INL$  and DNL are measured at V<sub>W</sub> with the RDAC configured as a potentiometer divider similar to a voltage output D/A converter. V<sub>A</sub> = V<sub>DD</sub> and V<sub>B</sub> = V<sub>SS</sub>. DNL

specification limits of  $\pm 1$  LSB maximum are Guaranteed Monotonic operating conditions. See Figure 14. 4 Resistor terminals A, B, W have no limitations on polarity with respect to each other. Dual Supply Operation enables ground-referenced bipolar signal adjustment.

<sup>5</sup>Guaranteed by design and not subject to production test.

 $^6$ Common-mode leakage current is a measure of the dc leakage from any terminal A, B, W to a common-mode bias level of  $\rm V_{DD}/2.$ 

7 Transfer (XFR) Mode current is not continuous. Current consumed while EEMEM locations are read and transferred to the RDAC register. See TPC 9.

 ${}^{8}P_{\text{DISS}}$  is calculated from (I<sub>DD</sub>  $\times$  V<sub>DD</sub>) + (I<sub>SS</sub>  $\times$  V<sub>SS</sub>).

<sup>9</sup>All dynamic characteristics use V<sub>DD</sub> = +2.5 V and V<sub>SS</sub> = -2.5 V unless otherwise noted.

<sup>10</sup>See timing diagram for location of measured values. All input control voltages are specified with  $t_R = t_F = 2.5$  ns (10% to 90% of 3 V) and timed from a voltage level of 1.5 V. Switching characteristics are measured using both  $V_{DD} = 3 V$  or  $5 V$ .

<sup>11</sup>Propagation delay depends on value of  $V_{DD}$ ,  $R_{PULL\_UP}$ , and  $C_{L}$ . See applications text.

<sup>12</sup>Valid for commands that do not activate the RDY pin.

<sup>13</sup>RDY pin low only for instruction commands 8, 9, 10, 2, 3, and the  $\overline{PR}$  hardware pulse: CMD\_8 ~ 1 ms; CMD\_9,10 ~ 0.12 ms; CMD\_2,3 ~ 20 ms. Device operation at  $T_A = -40^{\circ}$ C and  $V_{DD} < 3$  V extends the save time to 35 ms.

<sup>14</sup>Endurance is qualified to 100,000 cycles as per JEDEC Std. 22 method A117 and measured at V<sub>DD</sub> = 2.7 V, T<sub>A</sub> = -40°C to +85°C, typical endurance at 25°C is 700,000 cycles.

 $^{15}$ Retention lifetime equivalent at junction temperature (T<sub>J</sub>) = 55°C as per JEDEC Std. 22, Method A117. Retention lifetime based on an activation energy of 0.6eV will derate with junction temperature as shown in Figure 23 in the Flash/EE Memory description section of this data sheet. The AD5232 contains 9,646 transistors. Die size: 69 mil × 115 mil, 7,993 sq. mil.

Specifications subject to change without notice



Figure 2b. CPHA = 0 Timing Diagram

#### **ABSOLUTE MAXIMUM RATINGS<sup>1</sup>**





device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. 2 Maximum terminal current is bounded by the maximum current handling of the

switches, maximum power dissipation of the package, and maximum applied voltage across any two of the A, B, and W terminals at a given resistance. 3 Includes programming of nonvolatile memory.

#### **CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD5232 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.





**\***Line 1 contains ADI logo symbol and the data code YYWW, line 2 contains detail model number listed in this column.

#### **PIN CONFIGURATION**



### **PIN FUNCTION DESCRIPTIONS**



#### **OPERATIONAL OVERVIEW**

The AD5232 digital potentiometer is designed to operate as a true variable resistor replacement device for analog signals that remain within the terminal voltage range of  $V_{SS} < V_{TERM} < V_{DD}$ . The basic voltage range is limited to a  $|V_{DD} - V_{SS}| < 5.5$  V. The digital potentiometer wiper position is determined by the RDAC register contents. The RDAC register acts as a scratch pad, register allowing as many value changes as necessary to place the potentiometer wiper in the correct position. The scratch pad register can be programmed with any position value using the standard SPI serial interface mode by loading the complete representative data word. Once a desirable position is found, this value can be saved into a corresponding EEMEM register. Thereafter the wiper position will always be set at that position for any future ON-OFF-ON power supply sequence. The EEMEM save process takes approximately 25 ms, during this time the shift register is locked preventing any changes from taking place. The RDY pin indicates the completion of this EEMEM save.

#### **SCRATCH PAD AND EEMEM PROGRAMMING**

The scratch pad register (RDAC register) directly controls the position of the digital potentiometer wiper. When the scratch pad register is loaded with all zeros, the wiper will be connected to the B-Terminal of the variable resistor. When the scratch pad register is loaded with midscale code (1/2 of full-scale position), the wiper will be connected to the middle of the variable resistor. And when the scratch pad is loaded with full-scale code, all 1s, the wiper will connect to the A-Terminal. Since the scratch pad register is a standard logic register, there is no restriction on the number of changes allowed. The EEMEM registers have a program erase/write cycle limitation described in the Flash/ EEMEM Reliability section.

#### **BASIC OPERATION**

The basic mode of setting the variable resistor wiper position (programming the scratch pad register) is accomplished by loading the serial data input register with the command instruction #11, which includes the desired wiper position data. When the desired wiper position is found, the user loads the serial data input register with the command instruction #2, which copies the desired wiper position data into the corresponding nonvolatile EEMEM register. After 25 ms the wiper position will be permanently stored in the corresponding nonvolatile EEMEM location. Table I provides an application-programming example listing the sequence of serial data input (SDI) words and the corresponding serial data output appearing at the SDO pin in hexadecimal format.

At system power-on, the scratch pad register is refreshed with the value last saved in the EEMEM register. The factory preset EEMEM value is midscale. The scratch pad (wiper) register can be refreshed with the current contents of the nonvolatile EEMEM register under hardware control by pulsing the *PR* pin.

### **AD5232**

**Table I. Set Two Digital POTs to Independent Data Values then Save Wiper Positions in Corresponding Nonvolatile EEMEM Registers**



Be aware that the *PR* pulse first sets the wiper at midscale when brought to logic zero, and then on the positive transition to logic high, it reloads the DAC wiper register with the contents of EEMEM. Many additional advanced programming commands are available to simplify the variable resistor adjustment process.

For example, the wiper position can be changed one step at a time by using the software-controlled Increment/Decrement instruction or, by 6 dB at a time, with the Shift Left/Right instruction command. Once an Increment, Decrement, or Shift command has been loaded into the shift register, subsequent *CS* strobes will repeat this command. This is useful for push-button control applications. See the Advanced Control Modes description following Table I. A serial data output SDO pin is available for daisy chaining and for readout of the internal register contents. The serial input data register uses a 16-bit [instruction/address/data] WORD.

#### **EEMEM PROTECTION**

Write protect (*WP*) disables any changes of the scratch pad register contents regardless of the software commands, except that the EEMEM setting can be refreshed using commands 8 and *PR*. Therefore, the write-protect (*WP*) pin provides a hardware EEMEM protection feature. Execute a NOP command before returning *WP* to logic high.

#### **DIGITAL INPUT/OUTPUT CONFIGURATION**

All digital inputs are ESD-protected high input impedance that can be driven directly from most digital sources. *PR* and *WP*, which are active at logic low, must be biased to  $V_{DD}$  if they are not being used. No internal pull-up resistors are present on any digital input pins.

The SDO and RDY pins are open-drain digital outputs where pull-up resistors are needed only if using these functions. A resistor value in the range of 1 kΩ to 10 kΩ optimizes the power and switching speed trade-off.

#### **SERIAL DATA INTERFACE**

The AD5232 contains a 4-wire SPI-compatible digital interface (SDI, SDO, *CS*, and CLK), and uses a 16-bit serial data word loaded MSB first. The format of the SPI-compatible word is shown in Table II. The chip select *(CS)* pin needs to be held low until the complete data word is loaded into the SDI pin. When  $\overline{\text{CS}}$  returns high, the serial data word is decoded according to the instructions in Table III. The Command Bits (Cx) control the operation of the digital potentiometer. The Address Bits (Ax) determine which register is activated. The Data Bits (Dx) are the values that are loaded into the decoded register. Table IV provides an address map of the EEMEM locations. The last instruction executed prior to a period of no programming activity should be the No Operation (NOP) instruction. This will place the internal logic circuitry in a minimum power dissipation state.



Figure 3. Equivalent Digital Input-Output Logic

The equivalent serial data input and output logic is shown in Figure 3. The open-drain output SDO is disabled whenever chip select  $\overline{CS}$  is logic high. The SPI interface can be used in two slave modes CPHA = 1, CPOL = 1 and CPHA = 0, CPOL = 0. CPHA and CPOL refer to the control bits, which dictate SPI timing in these MicroConverters<sup>®</sup> and microprocessors: ADuC812/ADuC824, M68HC11, and MC68HC16R1/916R1.

ESD protection of the digital inputs is shown in Figures 4a and 4b.



Figure 4a. Equivalent ESD Digital Input Protection



Figure 4b. Equivalent  $\overline{WP}$  Input Protection

#### **DAISY CHAINING OPERATION**

The serial data output pin (SDO) serves two purposes. It can be used to read out the contents of the wiper setting and EEMEM values using instruction 10 and 9 respectively. The remaining instructions (#0–8, #11–15) are valid for daisychaining multiple devices in simultaneous operations. Daisy-chaining minimizes the number of port pins required from the controlling IC (see Figure 5). The SDO pin contains an open drain N-Channel FET that requires a pull-up resistor if this function is used. As shown in Figure 5, users need to tie the SDO pin of one package to the SDI pin of the next package. Users may need to increase the clock period because the pull-up resistor and the capacitive loading at the SDO-SDI interface may require additional time delay between subsequent packages. If two AD5232's are daisy-chained, 32 bits of data are required. The first 16 bits go to U2 and the second 16 bits with the same format go to U1. The 16 bits are formatted to contain the 4-bit instruction, followed by the 4-bit address, then the 8 bits of data. The *CS* should be kept low until all 32 bits are locked into their respective serial registers. The *CS* is then pulled high to complete the operation.



Figure 5. Daisy-Chain Configuration Using SDO





Command bits are identified as Cx, address bits are Ax, and data bits are Dx. Command instruction codes are defined in Table III.



**Table III. Instruction/Operation Truth Table**

NOTES

1. The SDO output shifts out the last eight bits of data clocked into the serial register for daisy-chain operation. Exception: following Instruction #9 or #10 the selected internal register data will be present in data byte 0. Instructions following #9 and #10 must be a full 16-bit data word to completely clock out the contents of the serial register.

2. The RDAC register is a volatile scratch pad register that is refreshed at power-on from the corresponding nonvolatile EEMEM register.

3. The increment, decrement, and shift commands ignore the contents of the shift register Data Byte 0.

4. Execution of the Operation column noted in the table takes place when the *CS* strobe returns to logic high.

5. Execution of a NOP instruction minimizes power dissipation.

#### **ADVANCED CONTROL MODES**

The AD5232 digital potentiometer contains a set of user programming features to address the wide applications available to these universal adjustment devices. Key programming features include:

Independently Programmable Read and Write to all registers.

- Simultaneous refresh of all RDAC wiper registers from corresponding internal EEMEM registers.
- Increment and Decrement instructions for each RDAC wiper register.
- Left and right bit shift of all RDAC wiper registers to achieve 6 dB level changes.
- Nonvolatile storage of the present scratch pad RDAC register values into the corresponding EEMEM register.
- Fourteen extra bytes of user-addressable electrical-erasable memory.

#### **Increment and Decrement Commands**

The increment and decrement commands (#14, #15, #6, #7) are useful for the basic servo adjustment application. This command simplifies microcontroller software coding by eliminating the need to perform a readback of the current wiper position, then add one to the register contents using the microcontroller's adder. The microcontroller simply sends an increment command (#14) to the digital POT, which will automatically move the wiper to the next resistance segment position. The master increment command (#15) will move all POT wipers by one position from their present position to the next resistor segment position. The direction of movement is referenced to Terminal B. Thus each increment #15 command will move the wiper tap position farther away from Terminal B.

#### **Logarithmic Taper Mode Adjustment**

Programming instructions allow a decrement and an increment wiper position control by individual POT or in a ganged POT arrangement where both wiper positions are changed at the same time. These settings are activated by the 6 dB decrement and 6 dB increment instructions #4 and #5 and #12 and #13 respectively. For example, starting with the wiper connected to Terminal B executing nine increment instructions (#12) would move the wiper in  $+6$  dB steps from the 0% of  $R_{BA}$  (B terminal) position to the 100% of  $\overrightarrow{R}_{BA}$  position of the AD5232 8-Bit potentiometer. The 6 dB increment instruction doubles the value of the RDAC register contents each time the command is executed. When the wiper position is greater than midscale, the last 6 dB increment instruction will cause the wiper to go to the Full-Scale 255 code position. Any additional +6 dB instruction will no longer change the wiper position from full scale (RDAC register  $code = 255$ ).

Figure 6 illustrates the operation of the 6 dB shifting function on the individual RDAC register data bits for the 8-bit AD5232 example. Each line going down the table represents a successive shift operation. Very important: the left shift #12 and #13 commands were modified so that if the data in the RDAC register is equal to zero and the data is left shifted, it is then set to code 1.

Also the left shift commands were modified so that if the data in the RDAC register is greater than or equal to midscale and the data is left shifted then the data in the RDAC register is set to full-scale. This makes the left shift function as close to ideally logarithmic as is possible.

The right shift #4 and #5 commands will be ideal only if the LSB is zero (i.e., ideal logarithmic–no error). If the LSB is a one then the right shift function generates a linear half LSB error, which translates to a code dependent logarithmic error for odd codes only as shown in the attached plots, (see Figure 5). The plot shows the errors of the odd codes for the AD5232.



Figure 6. Detail Left and Right Shift Function for the 8-Bit AD5232

Actual conformance to a logarithmic curve between the data contents in the RDAC register and the wiper position for each Right Shift #4 and #5 command execution contains an error only for the odd codes. Even codes are ideal except zero right shift or greater than half-scale left shift. The graph in Figure 7 shows plots of Log\_Error [i.e.,  $20 \times \log 10$  (error/code)]. For example, code 3 Log\_Error =  $20 \times \log 10 (0.5/3) = -15.56$  dB, which is the worst case. The plot of Log\_Error is more significant at the lower codes.



Figure 7. Plot of Log\_Error Conformance for Odd Codes Only (Even Codes Are Ideal)

#### **USING ADDITIONAL INTERNAL NONVOLATILE EEMEM**

The AD5232 contains additional internal user storage registers (EEMEM) for saving constants and other 8-bit data. Table IV provides an address map of the internal nonvolatile storage registers shown in the functional block diagram as EEMEM1, EEMEM2, and bytes of USER EEMEM.





**NOTES** 

<sup>1</sup>RDAC data stored in EEMEM locations are transferred to their corresponding RDAC REGISTER at Power ON, or when instructions Inst#1 and Inst#8 are executed.

 $^2$ USER <data> is internal nonvolatile EEMEM registers available to store and retrieve constants using Inst#3 and Inst#9 respectively.

3 AD5232 EEMEM locations are 1 byte each (8 bits).

<sup>4</sup>Execution of instruction #1 leaves the device in the Read Mode power consumption state. After the last Instruction #1 is executed, the user should perform a NOP, Instruction #0 com mand to return the device to the low power idle state.

#### **Table V. RDAC and Digital Register Address Map**



\*RDACx registers contain data determining the position of the variable resistor wiper.

#### **TERMINAL VOLTAGE OPERATING RANGE**

The digital potentiometer's positive  $V_{DD}$  and negative  $V_{SS}$  power supply defines the boundary conditions for proper three-terminal programmable resistance operation. Signals present on terminals A, B, W that exceed  $V_{DD}$  or  $V_{SS}$  will be clamped by a forward biased diode; see Figure 8.

The ground pin of the AD5232 device is primarily used as a digital ground reference, which needs to be tied to the PCBs' common ground. The digital input logic signals to the AD5232 must be referenced to the devices' ground pin (GND), and satisfy the logic minimum input high level and the maximum low level defined in the specification table of this data sheet.

An internal level-shift circuit between the digital interface and the wiper switch control ensures that the common-mode voltage range of the three-terminals A, W, and B extends from  $V_{SS}$  to  $V_{DD}$ .



Figure 8. Maximum Terminal Voltages Set by  $V_{DD}$  and  $V_{SS}$ 

#### **DETAIL POTENTIOMETER OPERATION**

The actual structure of the RDAC is designed to emulate the performance of a mechanical potentiometer. The patent-pending RDAC contains multiple strings of connected resistor segments, with an array of analog switches that act as the wiper connection to several points along the resistor array. The number of points is the resolution of the device. For example, the AD5232 has 256 connection points allowing it to provide better than 0.5% setability resolution. Figure 9 provides an equivalent diagram of the connections between the three terminals that make up one channel of the RDAC. The SW<sub>A</sub> and SW<sub>B</sub> will always be ON, while one of the switches SW(0) to SW( $2^N-1$ ) will be ON one at a time depending upon the resistance step decoded from the Data Bits. The resistance contributed by  $R_W$ must be accounted for in the output resistance. The SWA and  $SW_B$  will always be ON while one of the switches SW(0) to  $SW(2^N-1)$  will be ON one at a time, depending upon the resistance step decoded from the Data Bits. The resistance contributed by  $R_W$  must be accounted for in the output resistance.



Figure 9. Equivalent RDAC Structure (Patent Pending)



#### **Table VI. Nominal Individual Segment Resistor Values ()**

#### **PROGRAMMING THE VARIABLE RESISTOR Rheostat Operation**

The nominal resistances of the RDAC between terminals A and B are available with values of 10 kΩ, 50 kΩ, and 100 kΩ. The final digits of the part number determine the nominal resistance value, e.g., 10 k $\Omega$  = 10; 100 k $\Omega$  = 100. The nominal resistance (R<sub>AB</sub>) of the AD5232 VR has 256 contact points accessed by the wiper terminal, plus the B terminal contact. The 8-bit data word in the RDAC latch is decoded to select one of the 256 possible settings.

The general transfer equation, which determines the digitally programmed output resistance between Wx and Bx, is:

$$
R_{WB}(Dx) = (Dx)/2^N \times R_{BA} + R_W \qquad (1)
$$

Where *N* is the resolution of the VR, *Dx* is the data contained in the RDACx latch, and  $R_{BA}$  is the nominal end-to-end resistance.

For example, the following output resistance values will be set for the following RDAC latch codes (applies to the 8-bit, 10 kΩ potentiometers):

#### **Table VII. Nominal Resistance Value at Selected Codes for**  $R_{AB} = 10 k\Omega$



\*Note that in the zero-scale condition a finite wiper resistance of 50  $\Omega$  is present. Care should be taken to limit the current flow between W and B in this state to a maximum continuous value of 2 mA to avoid degradation or possible de struction of the internal switch metalization. Intermittent current operation to 20 mA is allowed.



Figure 10. Symmetrical RDAC Operation

Like the mechanical potentiometer the RDAC replaces, the AD5232 parts are totally symmetrical. The resistance between the wiper W and terminal A also produces a digitally controlled resistance  $R_{WA}$ . Figure 10 shows the symmetrical programmability of the various terminal connections. When these terminals are used the B–terminal should be tied to the wiper. Setting the resistance value for  $R_{WA}$  starts at a maximum value of resistance and decreases as the data loaded in the latch is increased in value. The general transfer equation for this operation is:

$$
R_{WA}(Dx) = (2^N - Dx)/2^N \times R_{BA} + R_W \tag{2}
$$

where *N* is the resolution of the VR, *Dx* is the data contained in the RDACx latch, and  $R_{BA}$  is the nominal end-to-end resistance. For example, the following output resistance values will be set for the following RDAC latch codes (applies to 8-bit, 10 kΩ potentiometers).



**Table VIII. Nominal Resistance Value at Selected** Codes for  $R_{AB} = 10 k\Omega$ 

The multichannel AD5232 has a  $\pm$  0.2% typical distribution of internal channel-to-channel  $R_{BA}$  match. Device-to-device matching is process-lot-dependent and exhibits a –40% to +20% variation. The change in  $R_{BA}$  with temperature has a 600 ppm/°C temperature coefficient.

#### **PROGRAMMING THE POTENTIOMETER DIVIDER Voltage Output Operation**

The digital potentiometer easily generates an output voltage proportional to the input voltage applied to a given terminal. For example, connecting A-terminal to 5 V and B-terminal to ground produces an output voltage at the wiper which can be any value starting at zero volts up to 5 V. Each LSB of voltage is equal to the voltage applied across terminal AB divided by the  $2^{\tilde{N}}$  position resolution of the potentiometer divider. The general equation defining the output voltage with respect to ground for any given input voltage applied to terminals AB is:

$$
V_W(Dx) = Dx/2^N \times V_{AB} + V_B \tag{3}
$$

Operation of the digital potentiometer in the divider mode results in more accurate operation over temperature. Here the output voltage is dependent on the ratio of the internal resistors, not the absolute value; therefore, the drift improves to 15 ppm/°C. There is no voltage polarity restriction between terminals A, B, and W, as long as the terminal voltage ( $V_{\text{TERM}}$ ) stays within  $V_{SS} < V_{\text{TERM}} < V_{DD}$ .

#### **OPERATION FROM DUAL SUPPLIES**

The AD5232 can be operated from dual supplies enabling control of ground-referenced ac signals. See Figure 11 for a typical circuit connection.



Figure 11. Operation from Dual Supplies



Figure 12. RDAC Circuit Simulation Model for RDAC = 10 k $\Omega$ 

The internal parasitic capacitances and the external capacitive loads dominate the ac characteristics of the RDACs. Configured as a potentiometer divider the –3 dB bandwidth of the AD5232BRU10 (10 kΩ resistor) measures 500 kHz at half scale. Figure TPC 10 provides the large signal BODE plot characteristics of the three resistor versions 10 kΩ, 50 kΩ, and 100 kΩ. A parasitic simulation model has been developed, and is shown in Figure 12. Listing I provides a macro model net list for the 10 kΩ RDAC:

#### **Listing I. Macro Model Net List for RDAC**



#### **APPLICATION PROGRAMMING EXAMPLES**

The following command sequence examples have been developed to illustrate a typical sequence of events for the various features of the AD5232 nonvolatile digital potentiometer.

[PCB = Printed Circuit Board containing the AD523x part]. Instruction numbers (Commands), addresses and data appearing at SDI and SDO pins are listed in hexadecimal.

#### **Table IX. Set Two Digital POTs to Independent Data Values**



#### **Table X. Active Trimming of One POT Followed by a Save to Nonvolatile Memory (PCB Calibrate)**



#### **EQUIPMENT CUSTOMER STARTUP SEQUENCE FOR A PCB CALIBRATED UNIT WITH PROTECTED SETTINGS**

PCB setting: Tie *WP* to GND [prevents changes in PCB wiper set position]

Power  $V_{DD}$  and  $V_{SS}$  with respect to GND

Optional: Strobe *PR* pin [ensures full power ON preset of wiper register with EEMEM contents in unpredictable supply sequencing environments]

#### **Table XI. Using Left Shift by One to Change Circuit Gain in 6 dB Steps**



#### **Table XII. Storing Additional Data in Nonvolatile Memory**



#### **Table XIII. Reading Back Data from Various Memory Locations**



Analog Devices offers the AD5232EVAL board for sale to simplify evaluation of these programmable devices controlled by a personal computer via the printer port.

#### **TEST CIRCUITS**

Figures 13 to 22 define the test conditions used in the product specification's table.



Figure 13. Resistor Position Nonlinearity Error (Rheostat Operation; R-INL, R-DNL)







Figure 15. Wiper Resistance Test Circuit



Figure 16. Power Supply Sensitivity Test Circuit (PSS, PSRR)



Figure 17. Inverting Gain Test Circuit



Figure 18. Noninverting Gain Test Circuit



Figure 19. Gain vs. Frequency Test Circuit



Figure 20. Incremental ON Resistance Test Circuit



Figure 21. Common-Mode Leakage Current Test Circuit



Figure 22. Analog Crosstalk Test Circuit

#### **Flash/EEMEM Reliability**

The Flash/EE Memory array on the AD5232 is fully qualified for two key Flash/EE memory characteristics, namely Flash/EE Memory Cycling Endurance and Flash/EE Memory Data Retention.

Endurance quantifies the ability of the Flash/EE memory to be cycled through many Program, Read, and Erase cycles. In real terms, a single endurance cycle is composed of four independent, sequential events. These events are defined as:

- a. Initial page erase sequence
- b. Read/verify sequence
- c. Byte program sequence
- d. Second read/verify sequence

During reliability qualification Flash/EE memory is cycled from  $00<sub>H</sub>$  to FF<sub>H</sub> until a first fail is recorded, signifying the endurance limit of the on-chip Flash/EE memory.

As indicated in the specification pages of this data sheet, the AD5232 Flash/EE Memory Endurance qualification has been carried out in accordance with JEDEC Specification A117 over the industrial temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C. The results allow the specification of a minimum endurance figure over supply and temperature of 100,000 cycles, with an endurance figure of 700,000 cycles being typical of operation at 25°C.

Retention quantifies the ability of the Flash/EE memory to retain its programmed data over time. Again, the AD5232 has been qualified in accordance with the formal JEDEC Retention Lifetime Specification (A117) at a specific junction temperature ( $T_J = 55^{\circ}$ C). As part of this qualification procedure, the Flash/EE memory is cycled to its specified endurance limit described above, before data retention is characterized. This means that the Flash/EE memory is guaranteed to retain its data for its full-specified retention lifetime every time the Flash/EE memory is reprogrammed. It should also be noted that retention lifetime, based on an activation energy of 0.6 eV, will derate with  $T<sub>J</sub>$  as shown in Figure 23.



Figure 23. Flash/EE Memory Data Retention

### **AD5232 –Typical Performance Characteristics**



TPC 1. INL vs. Code,  $T_A = -40^\circ C$ ,  $+25^\circ C$ ,  $+85^\circ C$  Overlay



TPC 2. DNL vs. Code,  $T_A = -40^\circ C$ ,  $+25^\circ C$ ,  $+85^\circ C$  Overlay



TPC 3. R-DNL vs. Code R<sub>AB</sub> = 10 kΩ, 50 kΩ, 100 kΩ Overlay



TPC 4.  $\Delta R_{WB}/\Delta T$  vs. Code  $R_{AB} = 10$  kΩ,  $V_{DD} = 5$  V



TPC 5.  $\Delta V_{WB}/\Delta T$  vs. Code R<sub>AB</sub> = 10 kΩ,  $V_{DD}$  = 5 V



TPC 6.  $I_{CM}$  vs. Temperature







TPC 8.  $I_{DD}$  vs. Time (Save) Program Mode



\* SUPPLY CURRENT RETURNS TO MINIMUM POWER CONSUMPTION<br>IF INSTRUCTION #0 (NOP) IS EXECUTED IMMEDIATELY AFTER<br>INSTRUCTION #1 (READ EEMEM)



TPC 10. –3 dB Bandwidth vs. Resistance



TPC 11. Total Harmonic Distortion vs. Frequency



 $TPC$  9.  $I_{DD}$  vs. Time Read Mode  $TPC$  12. Wiper On-Resistance vs. Code



TPC 13. Gain vs. Frequency vs. Code,  $R_{AB} = 10 \text{ k}\Omega$ 



TPC 14. Gain vs. Frequency vs. Code,  $R_{AB} = 50 \text{ k}\Omega$ 



TPC 15. Gain vs. Frequency vs. Code,  $R_{AB}$  = 100 k $\Omega$ 



TPC 16. PSRR vs. Frequency



TPC 17. Analog Crosstalk vs. Frequency



#### **DIGITAL POTENTIOMETER FAMILY SELECTION GUIDE**

\*Future Product, consult factory for latest status.

Latest Digital Potentiometer Information located at: www.analog.com/DigitalPotentiometers

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

#### **16-Lead TSSOP (RU-16)**

