

March 2008

# FST3245 — 8-Bit Bus Switch

### **Features**

- 4Ω Switch Connection between Two Ports
- Minimal Propagation Delay through the Switch
- Low I<sub>CC</sub>
- Zero Bounce in Flow-through Mode
- Control Inputs Compatible with TTL Level

## Description

The FST3245 switch provides eight-bits of high-speed CMOS TTL-compatible bus switching in a standard '245 pin-out. The low on resistance allows inputs to be connected to outputs without adding propagation delay or generating additional ground bounce noise.

The device is organized as an eight-bit switch. When /OE is LOW, the switch is ON and port A is connected to port B. When /OE is HIGH, the switch is OPEN and a high-impedance state exists between the two ports.

# **Ordering Information**

| Part Number | Operating Temperature Range |                                                                                 | Packing<br>Method |  |
|-------------|-----------------------------|---------------------------------------------------------------------------------|-------------------|--|
| FST3245WMX  | -40 to +85°C                | 20-Lead, Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300-inch Wide | Tape and Reel     |  |
| FST3245QSC  | -40 to +85°C                | 20-Lead Quarter Size Outline Package (QSOP), JEDEC MO-137, 0.150-inch Wide      | Tube              |  |
| FST3245QSCX | -40 to +85°C                | 20-Lead Quarter Size Outline Package (QSOP),<br>JEDEC MO-137, 0.150-inch Wide   | Tape and Reel     |  |
| FST3245MTC  | -40 to +85°C                | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide     | Tube              |  |
| FST3245MTCX | -40 to +85°C                | 20-Lead Thin Shrink Small Outline Package (TSSOP),<br>JEDEC MO-153, 4.4mm Wide  | Tape and Reel     |  |

All packages are lead free per JEDEC: J-STD-020B standard.

The Fairchild switch family derives from and embodies Fairchild's proven switch technology used for several years in its 74LVX3L384 (FST3384) bus switch product.

## **Logic Diagram**



Figure 1. Logic Diagram

# Pin Configuration



# **Pin Descriptions**

| Pin #                   | Pin Names                                                                                                                      | Description       |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------|
| 1                       | NC                                                                                                                             | No Connnect       |
| 19                      | /OE                                                                                                                            | Bus Switch Enable |
| 2,3,4,5,6,7,8,9         | A <sub>0</sub> ,A <sub>1</sub> ,A <sub>2</sub> ,A <sub>3</sub> ,A <sub>4</sub> ,A <sub>5</sub> ,A <sub>6</sub> ,A <sub>7</sub> | Bus A             |
| 10                      | GND                                                                                                                            | Ground            |
| 11,12,13,14,15,16,17,18 | B <sub>7</sub> ,B <sub>6</sub> ,B <sub>5</sub> ,B <sub>4</sub> ,B <sub>3</sub> ,B <sub>2</sub> ,B <sub>1</sub> ,B <sub>0</sub> | Bus B             |
| 20                      | Vcc                                                                                                                            | Supply Voltage    |

# **Truth Table**

| Input /OE | Function   |
|-----------|------------|
| LOW       | Connect    |
| HIGH      | Disconnect |

## **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol                             | Parameter                                    | Min. | Max. | Unit |
|------------------------------------|----------------------------------------------|------|------|------|
| Vcc                                | Supply Voltage                               | -0.5 | 7.0  | V    |
| Vs                                 | DC Switch Voltage                            | -0.5 | 7.0  | V    |
| V <sub>IN</sub>                    | DC Input Voltage <sup>(1)</sup>              | -0.5 | 7.0  | V    |
| I <sub>IK</sub>                    | DC Input Diode Current, V <sub>IN</sub> < 0V |      | -50  | mA   |
| I <sub>OUT</sub>                   | DC Output Sink Current                       |      | 128  | mA   |
| I <sub>CC</sub> / I <sub>GND</sub> | DC V <sub>CC</sub> / GND Current             |      | ±100 | mA   |
| T <sub>STG</sub>                   | Storage Temperature Range                    | -65  | +150 | °C   |

#### Note:

The input and output negative voltage ratings may be exceeded if the input and output diode current ratings are observed.

# **Recommended Operating Conditions**

逐为其外世界 The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol                                    | Parameter                                      |                                     | Min. | Max. | Unit   |  |
|-------------------------------------------|------------------------------------------------|-------------------------------------|------|------|--------|--|
| Vcc                                       | Power Supply Operating                         |                                     | 4.0  | 5.5  | V      |  |
| $V_{IN}$                                  | Input Voltage                                  |                                     | 0    | 5.5  | V      |  |
| V <sub>OUT</sub>                          | Output Voltage                                 |                                     | 0    | 5.5  | V      |  |
| A. A. January Diese and Fall Times        |                                                | Switch Control Input <sup>(2)</sup> | 0    | 5    | ns/V   |  |
| t <sub>r</sub> , t <sub>f</sub> Input Ris | Input Rise and Fall Time                       | Switch I/O                          |      | DC   | 115/ V |  |
| T <sub>A</sub>                            | T <sub>A</sub> Operating Temperature, Free Air |                                     | -40  | +85  | °C     |  |

### Note:

2. Unused control inputs must be held HIGH or LOW. They may not float.

### **DC Electrical Characteristics**

Typical values are at  $V_{CC} = 5.0V$  and  $T_A = 25$ °C.

| Symbol          | Dorometer                             | Conditions                                                | V (V)               | T <sub>A</sub> =-40 to +85°C |      |      | l linita |
|-----------------|---------------------------------------|-----------------------------------------------------------|---------------------|------------------------------|------|------|----------|
| Symbol          | Parameter                             | Conditions                                                | V <sub>CC</sub> (V) | Min.                         | Тур. | Max. | Units    |
| V <sub>IK</sub> | Clamp Diode Voltage                   | I <sub>IN</sub> = -18mA                                   | 4.5                 |                              |      | -1.2 | V        |
| V <sub>IH</sub> | High-Level Input Voltage              |                                                           | 4.0 to 5.5          | 2.0                          |      |      | V        |
| V <sub>IL</sub> | Low-Level Input Voltage               |                                                           | 4.0 to 5.5          |                              |      | 0.8  | V        |
| I <sub>IN</sub> | Input Leakage Current                 | $0 \leq V_{IN} \leq 5.5 V$                                | 5.5                 |                              |      | ±1.0 | μA       |
| l <sub>oz</sub> | Off-state Leakage<br>Current          | $0 \le A, B \le V_{CC}$                                   | 5.5                 |                              |      | ±1.0 | μA       |
|                 |                                       | $V_{IN} = 0V$ , $I_{IN} = 64mA$                           | 4.5                 |                              | 4    | 7    |          |
| В               | Switch On Resistance <sup>(3)</sup>   | $V_{IN} = 0V, I_{IN} = 30mA$                              | 4.5                 |                              | 4    | 7    | Ω        |
| R <sub>ON</sub> | Switch On Resistance                  | $V_{IN} = 2.4V, I_{IN} = 15mA$                            | 4.5                 |                              | 8    | 15   | 1 12     |
|                 |                                       | $V_{IN} = 2.4V, I_{IN} = 15mA$                            | 4.0                 |                              | 11   | 20   |          |
| Icc             | Quiescent Supply Current              | $V_{IN} = V_{CC}$ or GND,<br>$I_{OUT} = 0$                | 5.5                 | 8                            |      | 3    | μA       |
| Δlcc            | Increase in I <sub>CC</sub> per Input | One Input at 3.4V, Other Inputs at V <sub>CC</sub> or GND | 5.5                 | CI                           |      | 2.5  | mA       |

#### Note:

3. Measured by the voltage drop between the A and B pins at the indicated current through the switch. On resistance is determined by the lower of the voltages on the A or B pins.

## **AC Electrical Characteristics**

 $T_A = -40 \text{ to } +85^{\circ}\text{C}, \ C_L = 50 \text{pF}, \ \text{and} \ R_U = R_D = 500 \Omega.$ 

| Symbol                              | Parameter                                      | Conditions                                                    | $V_{CC} = 4.5$ | 5 – 5.5V | V <sub>CC</sub> = | = 4.0V | Units  | Figure               |
|-------------------------------------|------------------------------------------------|---------------------------------------------------------------|----------------|----------|-------------------|--------|--------|----------------------|
| Syllibol                            | Faramete                                       | Conditions                                                    | Min.           | Max.     | Min.              | Max.   | Ullits | rigule               |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay<br>Bus-to-Bus <sup>(4)</sup> | V <sub>IN</sub> = Open                                        |                | 0.25     |                   | 0.25   | ns     | Figure 3<br>Figure 4 |
| t <sub>PZH</sub> ,t <sub>PZL</sub>  | Output Enable Time                             | $V_{IN} = 7V$ for $t_{PZL}$<br>$V_{IN} = $ Open for $t_{PZH}$ | 1.5            | 5.9      |                   | 6.4    | ns     | Figure 3<br>Figure 4 |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Output Disable Time                            | $V_{IN} = 7V$ for $t_{PLZ}$<br>$V_{IN} = 0$ pen for $t_{PHZ}$ | 1.5            | 6.0      |                   | 5.7    | ns     | Figure 3<br>Figure 4 |

### Note:

4. This parameter is guaranteed by design, but is not tested. The bus switch contributes no propagation delay other than the RC delay of the typical on resistance of the switch and the 50pF load capacitance when driven by an ideal voltage source (zero output impedance).

## **Capacitance**

 $T_A = +25$ °C, f = 1MHz. Capacitance is characterized, but not tested.

| Symbol           | Parameter                     | Conditions                   | Тур. | Units |
|------------------|-------------------------------|------------------------------|------|-------|
| C <sub>IN</sub>  | Control Pin Input Capacitance | V <sub>CC</sub> = 5.0V       | 3    | pF    |
| C <sub>I/O</sub> | Input/Output Capacitance      | V <sub>CC</sub> , /OE = 5.0V | 5    | pF    |

# **AC Loadings and Waveforms**



**Notes**: Input driven by  $50\Omega$  source terminated in  $50\Omega$ .  $C_L$  includes load and stray capacitance. Input PRR = 1.0MHz,  $t_w$  = 500ns.

Figure 3. AC Test Circuit



Figure 4. AC Waveforms



Figure 5. 20-Lead, Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300-inch Wide

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: <a href="http://www.fairchildsemi.com/packaging/">http://www.fairchildsemi.com/packaging/</a>



Figure 6. 20-Lead Quarter Size Outline Package (QSOP), JEDEC MO-137, 0.150-inch Wide

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/

# **Physical Dimensions** -0.20 120 4.16 6,4 4.4±0.1 -B-3,2 --0.42 0.2 C B A 0.65 ALL LEAD TIPS PIN #1 IDENT. PATTERN RECOMMENDATION D.1 C -C-0.09-0.20 0.1±0.05 0.65 -12.00° R0.09min GAGE PLANE DIMENSIONS ARE IN MILLIMETERS 0.25 SEATING PLANE NOTES: A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION AC, REF NOTE 6, DATE $7/93.\,$ -0.6±0.1-R0.09min -1.00 B. DIMENSIONS ARE IN MILLIMETERS. C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLDS FLASH, AND TIE BAR EXTRUSIONS. DETAIL A D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982.

MTC20REVD1

Figure 7. 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: <a href="http://www.fairchildsemi.com/packaging/">http://www.fairchildsemi.com/packaging/</a>





### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

ACEX<sup>®</sup>
Build it Now™
CorePLUS™
CorePOWER™
CROSSVOLT™
CTL™

Current Transfer Logic™ EcoSPARK® EfficentMax™ EZSWITCH™ \*

**Z**3™ **F**®

Fairchild<sup>®</sup>
Fairchild Semiconductor<sup>®</sup>
FACT Quiet Series™
FACT<sup>®</sup>
FAST<sup>®</sup>

FAST<sup>®</sup> FastvCore™ FlashWriter<sup>®</sup>\* FPS™ F-PFS™ FRFET®

Global Power Resources

Green FPS™ Green FPS™e-Series™ GTO™

IntelliMAX™
ISOPLANAR™
MegaBuck™
MICROCOUPLER™
MicroFET™
MicroPak™
MillerDrive™

MillerDrive™ MotionMax™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR® PDP SPM™ Power-SPM™ PowerTrench®

Programmable Active Droop™

QFET® QS™

Quiet Series™ RapidConfigure™

Saving our world, 1mW at a time™

SmartMax™ SMART START™

SPM®
STEALTH™
SuperFET™
SuperSOT™-3
SuperSOT™-6
SuperSOT™-8
SuperSOT™-8
SuperMOS™

SyncFET™

SYSTEM®

GENERAL

The Power Franchise®

p wer

TinyBoost™ TinyBuck™ TinyLogic<sup>®</sup> TINYOPTO™ TinyPower™

TinyPWM™
TinyWire™
µSerDes™

**Ser**pes UHC<sup>®</sup> Ultra FRFET™ UniFET™

UniFET™ VCX™ VisualMax™

\* EZSWITCH™ and FlashWriter® are trademarks of System General Corporation, used under license by Fairchild Semiconductor.

### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                               |
|--------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative / In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production      | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
|                          |                       | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production     | This datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |

Rev. 134