# 8-Bit Bidirectional Universal Shift Register with Parallel I/O # **High-Performance Silicon-Gate CMOS** The MC74HC299 is identical in pinout to the LS299. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs. The HC299 features a multiplexed parallel input/output data port to achieve full 8-bit handling in a 20 pin package. Due to the large output drive capability and the 3-state feature, this device is ideally suited for interface with bus lines in a bus-oriented system. Two Mode–Select inputs and two Output Enable inputs are used to choose the mode of operation as listed in the Function Table. Synchronous parallel loading is accomplished by taking both Mode–Select lines, $S_1$ and $S_2$ , high. This places the outputs in the high–impedance state, which permits data applied to the data port to be clocked into the register. Reading out of the register can be accomplished when the outputs are enabled. The active–low asynchronous Reset overrides all other inputs. - Output Drive Capability: 15 LSTTL Loads for Q<sub>A</sub> through Q<sub>H</sub> 10 LSTTL Loads for Q<sub>A</sub>' and Q<sub>H</sub>' - · Outputs Directly Interface to CMOS, NMOS, and TTL - · Operating Voltage Range: 2 to 6 V - Low Input Current: 1 μA - High Noise Immunity Characteristic of CMOS Devices - In Compliance with the Requirements Defined by JEDEC Standard No. 7A - Chip Complexity: 398 FETs or 99.5 Equivalent Gates #### LOGIC DIAGRAM ## MC74HC299 #### MC74HC299 #### **MAXIMUM RATINGS\*** | Symbol | Parameter | Value | Unit | |------------------|----------------------------------------------------------------------------------|--------------------------------|------| | VCC | DC Supply Voltage (Referenced to GND) | - 0.5 to + 7.0 | V | | V <sub>in</sub> | DC Input Voltage (Referenced to GND) | - 1.5 to V <sub>CC</sub> + 1.5 | V | | V <sub>out</sub> | DC Output Voltage (Referenced to GND) | -0.5 to V <sub>CC</sub> + 0.5 | V | | l <sub>in</sub> | DC Input Current, per Pin | ± 20 | mA | | l <sub>out</sub> | DC Output Current, per Pin | ± 35 | mA | | ICC | DC Supply Current, V <sub>CC</sub> and GND Pins | ± 75 | mA | | PD | Power Dissipation in Still Air Plastic DIP† SOIC Package† | 750<br>500 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP or SOIC Package) | 260 | °C | <sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. For high frequency or heavy load considerations, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D). #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Min | Max | Unit | |------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------|--------------------|------| | VCC | DC Supply Voltage (Referenced to GND) | 2.0 | 6.0 | V | | V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | 0 | VCC | V | | TA | Operating Temperature, All Package Types | <b>– 55</b> | + 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time $V_{CC} = 2.0 \text{ V}$ (Figure 1) $V_{CC} = 4.5 \text{ V}$ $V_{CC} = 6.0 \text{ V}$ | 0 0 | 1000<br>500<br>400 | ns | #### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) | | | | | Gu | | | | |-----------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|----------| | Symbol | Parameter | Test Conditions | V <sub>CC</sub> | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | VIH | Minimum High-Level Input<br>Voltage | $V_{Out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{Out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | <b>V</b> | | V <sub>IL</sub> | Maximum Low–Level Input<br>Voltage | $V_{\text{out}} = 0.1 \text{ V or } V_{\text{CC}} - 0.1 \text{ V}$<br>$ I_{\text{out}} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 0.3<br>0.9<br>1.2 | 0.3<br>0.9<br>1.2 | 0.3<br>0.9<br>1.2 | V | | VOH | Minimum High–Level Output<br>Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | V | | | | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}} \mid I_{\text{Out}} \mid \le 6.0 \text{ mA (P/Q)} $<br>$\mid I_{\text{Out}} \mid \le 7.8 \text{ mA (P/Q)}$ | 4.5<br>6.0 | 3.98<br>5.48 | 3.84<br>5.34 | 3.70<br>5.20 | | | | | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}} I_{\text{Out}} \le 4.0 \text{ mA (Q')} \\ I_{\text{out}} \le 5.2 \text{ mA (Q')}$ | 4.5<br>6.0 | 3.98<br>5.48 | 3.84<br>5.34 | 3.70<br>5.20 | | | VOL | Maximum Low–Level Output<br>Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 20 \ \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | V | | | | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}} \mid I_{\text{Out}} \mid \le 6.0 \text{ mA (P/Q)} $<br>$\mid I_{\text{Out}} \mid \le 7.8 \text{ mA (P/Q)}$ | 4.5<br>6.0 | 0.26<br>0.26 | 0.33<br>0.33 | 0.40<br>0.40 | | | | | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}} I_{\text{Out}} \le 4.0 \text{ mA (Q')} \\ I_{\text{Out}} \le 5.2 \text{ mA (Q')}$ | 4.5<br>6.0 | 0.26<br>0.26 | 0.33<br>0.33 | 0.40<br>0.40 | | | l <sub>in</sub> | Maximum Input Leakage Current | V <sub>in</sub> = V <sub>CC</sub> or GND | 6.0 | ± 0.1 | ± 1.0 | ± 1.0 | μΑ | | loz | Maximum Three–State Leakage<br>Current (Q <sub>A</sub> thru Q <sub>H</sub> ) | Output in High-Impedance State V <sub>in</sub> = V <sub>IL</sub> or V <sub>IH</sub> V <sub>out</sub> = V <sub>CC</sub> or GND | 6.0 | ± 0.5 | ± 5.0 | ± 10 | μА | | ICC | Maximum Quiescent Supply<br>Current (per Package) | V <sub>in</sub> = V <sub>CC</sub> or GND<br>I <sub>out</sub> = 0 µA | 6.0 | 8 | 80 | 160 | μА | NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). MOTOROLA 3–2 This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open. I/O pins must be connected to a properly terminated line or bus. <sup>†</sup>Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C SOIC Package: – 7 mW/°C from 65° to 125°C ### AC ELECTRICAL CHARACTERISTICS ( $C_L$ = 50 pF, Input $t_f$ = $t_f$ = 6 ns) | | | | Gu | aranteed Li | mit | | |---------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------|-----------------|-----------------|-----------------|------| | Symbol | Parameter | v <sub>CC</sub> | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | f <sub>max</sub> | Maximum Clock Frequency (50% Duty Cycle) (Figures 1 and 5) | 2.0<br>4.5<br>6.0 | 5.0<br>25<br>29 | 4.0<br>20<br>24 | 3.4<br>17<br>20 | MHz | | tPLH,<br>tPHL | Maximum Propagation Delay, Clock to Q <sub>A</sub> ′ or Q <sub>H</sub> ′ (Figures 1 and 5) | 2.0<br>4.5<br>6.0 | 170<br>34<br>29 | 215<br>43<br>37 | 255<br>51<br>43 | ns | | <sup>t</sup> PLH <sup>,</sup><br><sup>t</sup> PHL | Maximum Propagation Delay, Clock to Q <sub>A</sub> thru Q <sub>H</sub> (Figures 1 and 5) | 2.0<br>4.5<br>6.0 | 160<br>32<br>27 | 200<br>40<br>34 | 240<br>48<br>41 | ns | | <sup>t</sup> PHL | Maximum Propagation Delay, Reset to Q <sub>A</sub> or Q <sub>H</sub> (Figures 2 and 5) | 2.0<br>4.5<br>6.0 | 175<br>35<br>30 | 220<br>44<br>37 | 265<br>53<br>45 | ns | | <sup>t</sup> PHL | Maximum Propagation Delay, Reset to Q <sub>A</sub> ′ thru Q <sub>H</sub> ′ (Figures 2 and 5) | 2.0<br>4.5<br>6.0 | 190<br>38<br>32 | 240<br>48<br>41 | 285<br>57<br>48 | ns | | <sup>t</sup> PLZ <sup>,</sup><br><sup>t</sup> PHZ | Maximum Propagation Delay, OE1, OE2, S1, or S2 to Q <sub>A</sub> thru Q <sub>H</sub> (Figures 3 and 6) | 2.0<br>4.5<br>6.0 | 150<br>30<br>26 | 190<br>38<br>33 | 225<br>45<br>38 | ns | | <sup>t</sup> PZL <sup>,</sup><br><sup>t</sup> PZH | Maximum Propagation Delay, OE1, OE2, S1, or S2 to QA thru QH (Figures 3 and 6) | 2.0<br>4.5<br>6.0 | 150<br>30<br>26 | 190<br>38<br>33 | 225<br>45<br>38 | ns | | <sup>t</sup> TLH,<br><sup>t</sup> THL | Maximum Output Transition Time, Q <sub>A</sub> thru Q <sub>H</sub> (Figures 1 and 5) | 2.0<br>4.5<br>6.0 | 60<br>12<br>10 | 75<br>15<br>13 | 90<br>18<br>15 | ns | | tTLH,<br>tTHL | Maximum Output Transition Time, Q <sub>A</sub> ′ or Q <sub>H</sub> ′ (Figures 1 and 5) | 2.0<br>4.5<br>6.0 | 75<br>15<br>13 | 95<br>19<br>16 | 110<br>22<br>19 | ns | | C <sub>in</sub> | Maximum Input Capacitance | <u> </u> | 10 | 10 | 10 | pF | | C <sub>out</sub> | Maximum Three–State Output Capacitance<br>(Output in High–Impedance State), Q <sub>A</sub> thru Q <sub>H</sub> | _ | 15 | 15 | 15 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |----------|---------------------------------------------------------------|-----------------------------------------|----| | $C_{PD}$ | Power Dissipation Capacitance (Per Package)*, Outputs Enabled | 240 | pF | <sup>\*</sup>Used to determine the no–load dynamic power consumption: P<sub>D</sub> = C<sub>PD</sub> V<sub>CC</sub><sup>2</sup>f + I<sub>CC</sub> V<sub>CC</sub>. For load considerations, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D). MOTOROLA 3-3 For propagation delays with loads other than 50 pF, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). # MC74HC299 **TIMING REQUIREMENTS** (Input $t_{\Gamma} = t_{f} = 6 \text{ ns}$ ) | | | | Gu | aranteed Li | mit | | |---------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------| | Symbol | Parameter | v <sub>CC</sub> | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | t <sub>Su</sub> | Minimum Setup Time, Mode Select S1 or S2 to Clock (Figure 4) | 2.0<br>4.5<br>6.0 | 100<br>20<br>17 | 125<br>25<br>21 | 150<br>30<br>26 | ns | | t <sub>SU</sub> | Minimum Setup Time, Data Inputs S <sub>A</sub> , S <sub>H</sub> , P <sub>A</sub> thru P <sub>H</sub> to Clock (Figure 4) | 2.0<br>4.5<br>6.0 | 100<br>20<br>17 | 125<br>25<br>21 | 150<br>30<br>26 | ns | | t <sub>h</sub> | Minimum Hold Time, Clock to Mode Select S1 or S2 (Figure 4) | 2.0<br>4.5<br>6.0 | 120<br>24<br>20 | 150<br>30<br>26 | 180<br>36<br>31 | ns | | t <sub>h</sub> | Minimum Hold Time, Clock to Data Inputs, S <sub>A</sub> , S <sub>H</sub> , P <sub>A</sub> thru P <sub>H</sub> (Figure 4) | 2.0<br>4.5<br>6.0 | 5<br>5<br>5 | 5<br>5<br>5 | 5<br>5<br>5 | ns | | t <sub>rec</sub> | Minimum Recovery Time, Reset Inactive to Clock (Figure 2) | 2.0<br>4.5<br>6.0 | 50<br>10<br>9 | 65<br>13<br>11 | 75<br>15<br>13 | ns | | t <sub>W</sub> | Minimum Pulse Width, Clock (Figure 1) | 2.0<br>4.5<br>6.0 | 80<br>16<br>14 | 100<br>20<br>17 | 120<br>24<br>20 | ns | | t <sub>W</sub> | Minimum Pulse Width, Reset (Figure 2) | 2.0<br>4.5<br>6.0 | 80<br>16<br>14 | 100<br>20<br>17 | 120<br>24<br>20 | ns | | t <sub>f</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times (Figure 1) | 2.0<br>4.5<br>6.0 | 1000<br>500<br>400 | 1000<br>500<br>400 | 1000<br>500<br>400 | ns | NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). MOTOROLA 3-4 #### **FUNCTION TABLE** | | Inputs | | | | | | Response | | | | | | | | | | | | |------------------|-------------|----------------|----------------|-------------|--------------|------------------|-------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------------------------------------------------------------|---------------------------------|---------------------------------|----------------------------------------------------|----------------|--------------------------------|----------------------------------------------------|----------------------------------------------------| | | | Mc<br>Sel | de<br>ect | Out<br>Ena | tput<br>bles | | | rial<br>uts | | | | | | | | | | | | Mode | Reset | S <sub>2</sub> | S <sub>1</sub> | OE1† | OE2† | Clock | DA | DH | P <sub>A</sub> /Q <sub>A</sub> | $P_B/Q_B$ | $P_{\mathbb{C}}/Q_{\mathbb{C}}$ | $P_D/Q_D$ | $P_{E}/Q_{E}$ | P <sub>F</sub> /Q <sub>F</sub> | $P_G/Q_G$ | P <sub>H</sub> /Q <sub>H</sub> | $\mathbf{Q}_{\mathbf{A}^{'}}$ | Q <sub>H</sub> ′ | | Reset | L<br>L | X<br>L<br>H | L<br>X<br>H | L<br>L<br>X | L<br>L<br>X | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | L<br>L | L<br>L | L<br>L | L<br>L<br>Q <sub>A</sub> throug | L<br>L<br>gh Q <sub>H</sub> = Z | L<br>L | L<br>L | L<br>L | L<br>L<br>L | L | | Shift<br>Right | H<br>H<br>H | L<br>L<br>L | H<br>H<br>H | H<br>X<br>L | X<br>H<br>L | \( \sigma \) | D<br>D<br>D | X<br>X<br>X | Shift Right: $Q_A$ through $Q_H = Z$ ; $D_A \rightarrow F_A$ ; $F_A \rightarrow F_B$ ; etc.<br>Shift Right: $Q_A$ through $Q_H = Z$ ; $D_A \rightarrow F_A$ ; $F_A \rightarrow F_B$ ; etc.<br>Shift Right: $D_A \rightarrow F_A = Q_A$ ; $F_A \rightarrow F_B = Q_B$ ; etc. | | | | | D<br>D | QG<br>QG<br>QG | | | | | Shift<br>Left | H<br>H<br>H | H<br>H<br>H | L<br>L<br>L | H<br>X<br>L | X<br>H<br>L | \<br>\<br>\<br>\ | X<br>X<br>X | D<br>D<br>D | Shift Left: $Q_A$ through $Q_H = Z$ ; $D_H \rightarrow F_H$ ; $F_H \rightarrow F_G$ ; etc.<br>Shift Left: $Q_A$ through $Q_H = Z$ ; $D_H \rightarrow F_H$ ; $F_H \rightarrow F_G$ ; etc.<br>Shift Left: $D_H \rightarrow F_H = Q_H$ ; $F_H \rightarrow F_G = Q_G$ ; etc. | | | | | Q <sub>B</sub><br>Q <sub>B</sub><br>Q <sub>B</sub> | D<br>D<br>D | | | | | Parallel<br>Load | Н | Н | Н | Х | Х | <i></i> | Х | Х | Parallel Load: P <sub>N</sub> → F <sub>N</sub> | | | | PA | PH | | | | | | Hold | H<br>H<br>H | L<br>L<br>L | L<br>L<br>L | H<br>X<br>L | X<br>H<br>L | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | | through | Q <sub>H</sub> = Z; F <sub>I</sub><br>Q <sub>H</sub> = Z; F <sub>I</sub> | | | | | | P <sub>A</sub><br>P <sub>A</sub><br>P <sub>A</sub> | P <sub>H</sub><br>P <sub>H</sub><br>P <sub>H</sub> | Z = high impedance #### PIN DESCRIPTIONS #### **DATA INPUTS** #### **SA (Pin 11)** Serial data input (Shift Right). Data on this input is shifted into the shift register on the rising edge of Clock when S2 is low and S1 is high (shift right mode). #### S<sub>H</sub> (Pin 18) Serial data input (Shift Left). Data on this input is shifted into the shift register on the rising edge of Clock when S2 is high and S1 is low (shift left mode). #### PA through PH (Pins 7, 13, 6, 14, 5, 15, 4, 16) Parallel data port inputs. Data on these pins can be parallel loaded into the shift register on the rising edge of Clock when both S1 and S2 are high. For any other combination of S1 and S2, these pins serve as the outputs of the shift register. #### **CONTROL INPUTS** #### Clock (Pin 12) Clock input. A low-to-high transition on this pin shifts the data at each stage to the next stage (shift right or left mode) or loads the data at the parallel data inputs into the shift register (parallel load mode). #### OE1, OE2 (Pins 2, 3) Active–low output enables. When both OE1 and OE2 are low, the Outputs $Q_{\mbox{\scriptsize A}}$ through $Q_{\mbox{\scriptsize H}}$ are enabled. When one or both output enables are high, the outputs are forced to the high-impedance state; however, sequential operation or clearing of the register is not affected. #### Reset (Pin 9) Active—low reset. A low on this pin resets all stages of the register to a low level. The reset operation is asynchronous. #### S1, S2 (Pins 1, 19) Mode select inputs. The levels present at these pins determine the shift register's mode of operation: S1 = S2 = Low. Hold. S1 = Low, S2 High. Shift left. S1 = High, S2 Low. Shift right. S1 = S2 = High. Parallel load. #### **OUTPUTS** #### Q<sub>A</sub>', Q<sub>H</sub>' (Pins 8, 17) Serial data outputs. These are the outputs of the first and last stages of the shift register, respectively. These outputs are not 3–state outputs and have standard drive capabilities. #### **QA** through **QH** (Pins 7, 13, 6, 14, 5, 15, 4, 16) Parallel data port outputs. Shifted data is present at these pins when OE1 and OE2 are low. For all other combinations of OE1 and OE2 these outputs are in the high–impedance state. 3–5 MOTOROLA D = data on serial input F = flip-flop (see Logic Diagram) <sup>†</sup>When one or both output controls are high the eight input/output terminals are disabled to the high impedance state, however, sequential operation or clearing of the register is not affected. #### **SWITCHING WAVEFORMS** \* Includes all probe and jig capacitance Figure 6. Test Circuit MOTOROLA 3-6 #### **EXPANDED LOGIC DIAGRAM** #### **OUTLINE DIMENSIONS** #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI VALEM 1093 - Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. - DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL. - 4. DIMENSION B DOES NOT INCLUDE MOLD | | INC | HES | MILLIN | IETERS | | | |-----|-------|-------|----------|--------|--|--| | DIM | MIN | MAX | MIN | MAX | | | | Α | 1.010 | 1.070 | 25.66 | 27.17 | | | | В | 0.240 | 0.260 | 6.10 | 6.60 | | | | С | 0.150 | 0.180 | 3.81 | 4.57 | | | | D | 0.015 | 0.022 | 0.39 | 0.55 | | | | Е | 0.050 | BSC | 1.27 BSC | | | | | F | 0.050 | 0.070 | 1.27 | 1.77 | | | | G | 0.100 | BSC | 2.54 BSC | | | | | J | 0.008 | 0.015 | 0.21 | 0.38 | | | | K | 0.110 | 0.140 | 2.80 | 3.55 | | | | L | 0.300 | ) BSC | 7.62 BSC | | | | | М | 0° | 15° | 0° | 15° | | | | N | 0.020 | 0.040 | 0.51 | 1.01 | | | - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.150 (0.006) PER SIDE. - 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | METERS | INC | HES | | | |-----|-----------|--------|-----------|-------|--|--| | DIM | MIN | MAX | MIN | MAX | | | | Α | 12.65 | 12.95 | 0.499 | 0.510 | | | | В | 7.40 | 7.60 | 0.292 | 0.299 | | | | С | 2.35 2.65 | | 0.093 | 0.104 | | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | | F | 0.50 | 0.90 | 0.020 | 0.035 | | | | G | 1.27 | BSC | 0.050 BSC | | | | | J | 0.25 | 0.32 | 0.010 | 0.012 | | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | | М | 0 ° | 7° | 0 ° | 7° | | | | Р | 10.05 | 10.55 | 0.395 | 0.415 | | | | R | 0.25 | 0.75 | 0.010 | 0.029 | | | Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical' parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and "a are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. How to reach us: **USA/EUROPE**: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447 MFAX: RMFAX0@email.sps.mot.com –TOUCHTONE (602) 244–6609 INTERNET: http://Design\_NET.com JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, Toshikatsu Otsuki, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-3521-8315 **HONG KONG:** Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298 MC74HC299/D