# P4C1256 HIGH SPEED 32K x 8 STATIC CMOS RAM #### **FEATURES** - High Speed (Equal Access and Cycle Times) - 12/15/20/25/35 ns (Commercial) - 15/20/25/35/45 ns (Industrial) - 20/25/35/45/55/70 ns (Military) - Low Power - 880 mW Active (Commercial) - Single 5V±10% Power Supply - Easy Memory Expansion Using CE and OE Inputs - Common Data I/O - Three-State Outputs - **Fully TTL Compatible Inputs and Outputs** - Advanced CMOS Technology - Fast t<sub>oe</sub> - Automatic Power Down - Packages - -28-Pin 300 mil DIP and SOJ - -28-Pin 600 mil Ceramic DIP - -28-Pin LCC(350 mil x 550 mil) - -32-Pin LCC (450 mil x 550 mil) #### **DESCRIPTION** The P4C1256 is a 262,144-bit high-speed CMOS static RAM organized as 32Kx8. The CMOS memory requires no clocks or refreshing, and has equal access and cycle times. Inputs are fully TTL-compatible. The RAM operates from a single 5V±10% tolerance power supply. Access times as fast as 12 nanoseconds permit greatly enhanced system operating speeds. CMOS is utilized to reduce power consumption to a low level. The P4C1256 is a member of a family of PACE RAM™ products offering fast access times. The P4C1256 device provides asynchronous operation with matching access and cycle times. Memory locations are specified on address pins $A_0$ to $A_{14}$ . Reading is accomplished by device selection ( $\overline{CE}$ and output enabling ( $\overline{OE}$ ) while write enable ( $\overline{WE}$ ) remains HIGH. By presenting the address under these conditions, the data in the addressed memory location is presented on the data input/output pins. The input/output pins stay in the HIGH Z state when either $\overline{CE}$ or $\overline{OE}$ is HIGH or $\overline{WE}$ is LOW. Package options for the P4C1256 include 28-pin 300 mil DIP and SOJ packages. For military temperature range, Ceramic DIP and LCC packages are available. #### **FUNCTIONAL BLOCK DIAGRAM** #### PIN CONFIGURATIONS Means Quality, Service and Speed ### P4 #### MAXIMUM RATINGS(1) | Symbol | Parameter | Value | Unit | |-------------------|---------------------------------------------------------|---------------------------------|------| | V <sub>cc</sub> | Power Supply Pin with Respect to GND | -0.5 to +7 | V | | V <sub>TERM</sub> | Terminal Voltage with<br>Respect to GND<br>(up to 7.0V) | -0.5 to<br>V <sub>cc</sub> +0.5 | V | | T <sub>A</sub> | Operating Temperature | -55 to +125 | °C | | Symbol | Parameter | Value | Unit | |-------------------|---------------------------|-------------|------| | T <sub>BIAS</sub> | Temperature Under<br>Bias | -55 to +125 | °C | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | °C | | P <sub>T</sub> | Power Dissipation | 1.0 | W | | I <sub>OUT</sub> | DC Output Current | 50 | mA | # RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE | Grade(2) | Ambient<br>Temperature | GND | V <sub>cc</sub> | | | |------------|------------------------|-----|-----------------|--|--| | Military | –55°C to +125°C | 0V | 5.0V ± 10% | | | | Industrial | -40°C to +85°C | 0V | 5.0V ± 10% | | | | Commercial | 0°C to +70°C | 0V | 5.0V ± 10% | | | #### CAPACITANCES(4) $V_{cc} = 5.0V, T_A = 25^{\circ}C, f = 1.0MHz$ | Symbol | Parameter | Conditions | Тур. | Unit | |------------------|--------------------|----------------|------|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 8 | рF | | C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0V$ | 10 | рF | #### DC ELECTRICAL CHARACTERISTICS Over recommended operating temperature and supply voltage(2) | Symbol | Parameter | Test Conditions | P4C | 1256 | Unit | |------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|-------| | Oyniboi<br> | i didilictoi | rest conditions. | Min | Max | Oiiit | | V <sub>IH</sub> | Input High Voltage | | 2.2 | V <sub>cc</sub> +0.5 | V | | V <sub>IL</sub> | Input Low Voltage | | -0.5(3) | 0.8 | V | | V <sub>HC</sub> | CMOS Input High Voltage | | V <sub>cc</sub> -0.2 | V <sub>cc</sub> +0.5 | V | | V <sub>LC</sub> | CMOS Input Low Voltage | | -0.5 <sup>(3)</sup> | 0.2 | V | | V <sub>OL</sub> | Output Low Voltage<br>(TTL Load) | $I_{OL} = +8 \text{ mA}, V_{CC} = \text{Min}.$ | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage<br>(TTL Load) | $I_{OH} = -4 \text{ mA}, V_{CC} = \text{Min}.$ | 2.4 | | V | | I <sub>LI</sub> | Input Leakage Current | $V_{CC} = Max.$ Mil. $V_{IN} = GND$ to $V_{CC}$ Ind./Com'l. | -10<br>-5 | +10<br>+5 | μΑ | | I <sub>LO</sub> | Output Leakage Current | $V_{CC} = Max., \overline{CE} = V_{IH}, Mil.$<br>$V_{OUT} = GND \text{ to } V_{CC} \text{ Ind./Com'l.}$ | -10<br>-5 | +10<br>+5 | μА | | I <sub>SB</sub> | Standby Power Supply<br>Current (TTL Input Levels) | $\overline{\text{CE}} \geq \text{V}_{\text{IH}} \text{ or } \text{Mil.}$ $\text{CE}_2 \leq \text{V}_{\text{IL}}, \text{ V}_{\text{CC}} = \text{Max Ind./Com'l.}$ $\text{f} = \text{Max., Outputs Open}$ | | 45<br>30 | mA | | I <sub>SB1</sub> | Standby Power Supply<br>Current<br>(CMOS Input Levels) | $\begin{tabular}{ c c c c c } \hline \hline $\overline{CE} \ge V_{HC}$ or & Mil. \\ $CE_2 \le V_{LC}$, $V_{CC} = Max & Ind./Com'l. \\ $f = 0$, Outputs Open \\ $V_{IN} \le V_{LC}$ or $V_{IN} \ge V_{HC}$ \\ \hline \end{tabular}$ | | 20<br>10 | mA | n/a = Not Applicable #### Notes: - Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to MAXIMUM rating conditions for extended periods may affect reliability. - Extended temperature operation guaranteed with 400 linear feet per minute of air flow. - 3. Transient inputs with $V_{\rm IL}$ and $I_{\rm IL}$ not more negative than $-3.0{\rm V}$ and $-100{\rm mA}$ , respectively, are permissible for pulse widths up to 20 ns. - 4. This parameter is sampled and not 100% tested. ### POWER DISSIPATION CHARACTERISTICS VS. SPEED | Symbol | Parameter | Temperature<br>Range | -12 | -15 | -20 | -25 | -35 | -45 | -55 | -70 | Unit | |-----------------|----------------------------|----------------------|-----|-----|-----|-----|-----|-----|-----|-----|------| | | | Commercial | 170 | 160 | 155 | 150 | 145 | N/A | N/A | N/A | mA | | I <sub>CC</sub> | Dynamic Operating Current* | Industrial | N/A | 170 | 165 | 160 | 155 | 150 | N/A | N/A | mA | | | | Military | N/A | N/A | 170 | 165 | 160 | 155 | 150 | 150 | mΑ | <sup>\*</sup> $V_{CC}$ = 5.5V. Tested with outputs open. f = Max. Switching inputs are 0V and 3V. $\overline{CE} = V_{IL}$ , $\overline{OE} = V_{IH}$ . # AC ELECTRICAL CHARACTERISTICS—READ CYCLE $(V_{CC} = 5V \pm 10\%, All Temperature Ranges)^{(2)}$ | Sym. | Parameter | -1 | 12 | | 15 | -2 | 20 | -2 | 25 | -3 | 35 | -4 | <b>ļ</b> 5 | -[ | 55 | -7 | 70 | Unit | |------------------|---------------------------------------|-----|-----|-----|-----|---------------|-----|-----|-----|-----|------------|-----|------------|-----|-----|-----|-----|------| | Oyiii. | i didilictor | Min | Max | | t <sub>RC</sub> | Read Cycle Time | 12 | | 15 | | 20 | | 25 | | 35 | | 45 | | 55 | | 70 | | ns | | t <sub>AA</sub> | Address Access<br>Time | | 12 | | 15 | | 20 | | 25 | | 35 | | 45 | | 55 | | 70 | ns | | t <sub>AC</sub> | Chip Enable<br>Access Time | | 12 | | 15 | | 20 | | 25 | 40 | <b>3</b> 5 | 0 | 45 | | 55 | | 70 | ns | | t <sub>OH</sub> | Output Hold from<br>Address Change | 2 | | 2 | | 2 | 4 | 3 | 3 | 3 | 1.0 | 3 | | 3 | | 3 | | ns | | t <sub>LZ</sub> | Chip Enable to<br>Output in Low Z | 2 | | 2 | | 2 | | 3 | C | 3 | | 3 | | 3 | | 3 | | ns | | t <sub>HZ</sub> | Chip Disable to<br>Output in High Z | | 5 | | 8 | $\mathcal{L}$ | 9 | | 11 | | 15 | | 20 | | 25 | | 30 | ns | | t <sub>OE</sub> | Output Enable<br>Low to Data<br>Valid | Y | 5 | | 7 | | 9 | | 10 | | 15 | | 20 | | 25 | | 30 | ns | | t <sub>OLZ</sub> | Output Enable<br>Low to Low Z | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>oHZ</sub> | Output Enable<br>High to High Z | | 5 | | 7 | | 9 | | 11 | | 15 | | 20 | | 25 | | 30 | ns | | t <sub>PU</sub> | Chip Enable to<br>Power Up Time | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>PD</sub> | Chip Disable to<br>Power Down<br>Time | | 12 | | 15 | | 20 | | 20 | | 20 | | 25 | | 30 | | 35 | ns | ### READ CYCLE NO. 1 (OE CONTROLLED)(1) # READ CYCLE NO. 3 (CE CONTROLLED) #### Notes: - 1. $\overline{\text{WE}}$ is HIGH for READ cycle. - ZE<sub>1</sub> is LOW, CE<sub>2</sub> is HIGH and OE is LOW for READ cycle. ADDRESS must be valid prior to, or coincident with CE<sub>1</sub> transition LOW. - 4. Transition is measured $\pm\,200~\text{mV}$ from steady state voltage prior to change, with loading as specified in Figure 1. This parameter is sampled and not 100% tested. - 5. READ Cycle Time is measured from the last valid address to the first transitioning address. #### **AC CHARACTERISTICS—WRITE CYCLE** $(V_{CC} = 5V \pm 10\%, All Temperature Ranges)^{(2)}$ | Sym. | Parameter | -1 | 2 | -1 | 15 | -2 | 20 | -2 | 25 | -3 | 35 | -4 | 15 | -5 | 55 | -7 | 70 | Unit | |-----------------|----------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-------| | Sylli. | rarameter | Min | Max Oilit | | t <sub>wc</sub> | Write Cycle Time | 12 | | 15 | | 20 | | 25 | | 35 | | 45 | | 55 | | 70 | | ns | | t <sub>cw</sub> | Chip Enable<br>Time to End of<br>Write | 9 | | 10 | | 15 | | 18 | | 22 | | 30 | | 35 | | 40 | | ns | | t <sub>AW</sub> | Address Valid to<br>End of Write | 9 | | 10 | | 15 | | 20 | | 25 | | 35 | | 40 | | 45 | | ns | | t <sub>AS</sub> | Address Set-up<br>Time | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>WP</sub> | Write Pulse<br>Width | 9 | | 11 | | 15 | | 18 | | 22 | | 25 | | 30 | | 35 | | ns | | t <sub>AH</sub> | Address Hold<br>Time | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>DW</sub> | Data Valid to<br>End of Write | 8 | | 9 | | 11 | | 13 | | 15 | 4 | 20 | | 25 | | 30 | | ns | | t <sub>DH</sub> | Date Hold Time | 0 | | 0 | | 0 | | 0 | | 0 | 水厂 | 0 | | 0 | | 0 | | ns | | t <sub>wz</sub> | Write Enable to Output in High Z | | 7 | | 8 | | 10 | 26 | 41 <sup>2</sup> | 3 | 15 | 10 | 18 | | 25 | | 30 | ns | | t <sub>ow</sub> | Output Active from End of Write | 3 | | 3 | | 3 | | 3 | C | 5 | | 5 | | 0 | | 0 | | ns | # WRITE CYCLE NO. 1 (WE CONTROLLED)(6) #### Notes: - $\overline{CE}_1$ and $\overline{WE}$ must be LOW for WRITE cycle. - $\overline{\text{OE}}$ is LOW for this WRITE cycle to show $t_{wz}$ and $t_{ow}$ . If $\overline{\text{CE}}_1$ goes HIGH simultaneously with $\overline{\text{WE}}$ HIGH, the output remains in a high impedance state. - 9. Write Cycle Time is measured from the last valid address to the first transitioning address. # TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CE CONTROLLED)(6) #### **AC TEST CONDITIONS** | Input Pulse Levels | GND to 3.0V | |-------------------------------|---------------------| | Input Rise and Fall Times | 3ns | | Input Timing Reference Level | 1.5V | | Output Timing Reference Level | 1.5V | | Output Load | See Figures 1 and 2 | # TRUTH TABLE | Mode | <u>CE</u> ₁ | CE <sub>2</sub> | OE | WE | I/O | Power | |------------------------------|-------------|-----------------|----|----|------------------|---------| | Standby | H | X | X | Х | High Z | Standby | | Standby | X | L | Х | Х | High Z | Standby | | D <sub>OUT</sub><br>Disabled | L | Н | Η | I | High Z | Active | | Read | L | Н | L | Н | D <sub>OUT</sub> | Active | | Write | L | Н | Х | L | High Z | Active | Figure 1. Output Load Figure 2. Thevenin Equivalent #### Note: Because of the ultra-high speed of the P4C1256, care must be taken when testing this device; an inadequate setup can cause a normal functioning part to be rejected as faulty. Long high-inductance leads that cause supply bounce must be avoided by bringing the $V_{cc}$ and ground planes directly up to the contactor fingers. A 0.01 $\mu F$ high frequency capacitor is also required between $V_{cc}$ and ground. To avoid signal reflections, proper termination must be used; for example, a $50\Omega$ test environment should be terminated into a $50\Omega$ load with 1.73V (Thevenin Voltage) at the comparator input, and a $116\Omega$ resistor must be used in series with $D_{\text{OUT}}$ to match $166\Omega$ (Thevenin Resistance). <sup>\*</sup> including scope and test fixture. #### **PACKAGE SUFFIX** | Package<br>Suffix | Description | |-------------------|---------------------------------------| | Р | Plastic DIP, 300 mil wide standard | | J | Plastic SOJ, 300 mil wide standard | | С | Sidebrazed DIP, 300 mil wide | | D | CERDIP, 300 mil wide | | DW | CERDIP, 600 mil wide | | L28 | Leadless Chip Carrier, 350 x 550 mils | | L32 | Leadless Chip Carrier, 450 x 550 mils | #### **TEMPERATURE RANGE SUFFIX** | Temperature<br>Range Suffix | Description | |-----------------------------|----------------------------------------------------| | С | Commercial Temperature Range, 0°C to +70°C. | | I | Industrial Temperature Range, –40°C to +85°C. | | M | Military Temperature Range, –55°C to +125°C. | | MB | Mil. Temp. with MIL-STD-883<br>Class B compliance. | #### **ORDERING INFORMATION** Performance Semiconductor's part numbering scheme is as follows: I = Ultra-low standby power designator L, if available. ss = Speed (access/cycle time in ns). e.g. 25, 35. p = Package code, i.e., P, J, C, D, DW, L28, L32. t = Temperature range, i.e., C, M. MB. The P4C1256 is also available per SMD 5962-88662 ### **SELECTION GUIDE** The P4C1256 is available in the following temperature, speed and package options. The P4C1256L is available only over the military temperature range. | Temp. | Speed | 40 | 45 | 20 | 25 | 25 | 45 | EE | 70 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------|-------|----------|----------|----------|----------|----------|----------| | Range | Package | 12 | 15 | 20 | 25 | 35 | 45 | 55 | 70 | | Com'l | Plastic DIP | -12PC | -15PC | -20PC | -25PC | -35PC | N/A | N/A | N/A | | | Plastic SOJ | -12JC | -15JC | -20JC | -25JC | -35JC | N/A | N/A | N/A | | Ind. | Plastic DIP | N/A | -15PI | -20PI | -25PI | -35PI | -45PI | N/A | N/A | | | Plastic SOJ | N/A | -15JI | -20JI | -25JI | -35JI | -425JI | N/A | N/A | | Mil. | Sidebrazed (300 mil) | N/A | N/A | -20CM | -25CM | -35CM | -45CM | -55CM | -70CM | | Temp. | CERDIP (300 mil) | N/A | N/A | -20DM | -25DM | -35DM | -45DM | -55DM | -70DM | | | CERDIP (600 mil) | N/A | N/A | -20DWM | -25DWM | -35DWM | -45DWM | -55DWM | -70DWM | | | L28 | N/A | N/A | -20L28M | -25L28M | -35L28M | -45L28M | -55L28M | -70L28M | | | L32 | N/A | N/A | -20L32M | -25L32M | -35L32M | -45L32M | -55L32M | -70L32M | | Military | Sidebrazed (300 mil) | N/A | N/A | -20CMB | -25CMB | -35CMB | -45CMB | -55CMB | -70CMB | | Proc'd* | CERDIP (300 mil) | N/A | N/A | -20DMB | -25DMB | -35DMB | -45DMB | -55DMB | -70DMB | | | CERDIP (600 mil) | N/A | N/A | -20DWMB | -25DWMB | -35DWMB | -45DWMB | -55DWMB | -70DWMB | | | L28 | N/A | N/A | -20L28MB | -25L28MB | -35L28MB | -45L28MB | -55L28MB | -70L28MB | | | L32 | N/A | N/A | -20L32MB | -25L32MB | -35L32MB | -45L32MB | -55L32MB | -70L32MB | | L32 N/A N/A -20L32MB -25L32MB -35L32MB -45L32MB -55L32MB -70L32M Military temperature range with MIL-STD-883, Class B processing. N/A = Not Available 28 LCC PIN CONFIGURATION | | | | | | | | | | <sup>\*</sup> Military temperature range with MIL-STD-883, Class B processing. N/A = Not Available #### **28 LCC PIN CONFIGURATION**