## P4C1048L LOW POWER 512K x 8 CMOS STATIC RAM #### **FEATURES** - V<sub>cc</sub> Current - Operating: 35mA— CMOS Standby: 100μA - Access Times—45/55/70/100 ns - Single 5 Volts ±10% Power Supply - Easy Memory Expansion Using CE and OE Inputs - Common Data I/O - Three-State Outputs - **■** Fully TTL Compatible Inputs and Outputs - Advanced CMOS Technology - Automatic Power Down - Packages - -32-Pin 600 mil Plastic and Ceramic DIP - -32-Pin 445 mil SOP - -32-Pin TSOP II #### **DESCRIPTION** The P4C1048L is a 4 Megabit low power CMOS static RAM organized as 512K x 8. The CMOS memory requires no clocks or refreshing, and has equal access and cycle times. Inputs are fully TTL-compatible. The RAM operates from a single 5V±10% tolerance power supply. Access times as fast as 45 ns are availale. CMOS is utilized to reduce power consumption to a low level. The P4C1048L device provides asynchronous operation with matching access and cycle times. Memory locations are specified on address pins $A_0$ to $A_{18}$ . Reading is accomplished by device selection ( $\overline{\text{CE}}$ low) and output enabling ( $\overline{\text{OE}}$ ) while write enable ( $\overline{\text{WE}}$ ) remains HIGH. By presenting the address under these conditions, the data in the addressed memory location is presented on the data input/output pins. The input/output pins stay in the HIGH Z state when either $\overline{\text{CE}}$ is HIGH or $\overline{\text{WE}}$ is LOW. The P4C1048L is packaged in a 32-pin 445 mil plastic SOP, 32-pin TSOP II, or 600 mil plastic or ceramic sidebrazed DIP. ### **FUNCTIONAL BLOCK DIAGRAM** #### **PIN CONFIGURATION** #### RECOMMENDED OPERATING TEMPERATURE & SUPPLY VOLTAGE | Temperature Range (Ambient) | Supply Voltage | |-----------------------------|----------------------------| | Commercial (0°C to 70°C) | $4.5V \le V_{CC} \le 5.5V$ | | Industrial (-40°C to 85°C) | $4.5V \le V_{CC} \le 5.5V$ | | Military (-55°C to 125°C) | $4.5V \le V_{CC} \le 5.5V$ | #### MAXIMUM RATINGS(a) Stresses greater than those listed can cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those given in the operational sections of this data sheet. Exposure to Maximum Ratings for extended periods can adversely affect device reliability. | Symbol | Parameter | Min | Max | Unit | |------------------|---------------------------------------------------|-------|-----------------------|------| | V <sub>cc</sub> | Supply Voltage with Respect to GND | -0.5 | 7.0 | V | | $V_{TERM}$ | Terminal Voltage with Respect to GND (up to 7.0V) | -0.5 | V <sub>cc</sub> + 0.5 | V | | T <sub>A</sub> | Operating Ambient Temperature | -55 | 125 | °C | | $S_{TG}$ | Storage Temperature | -65 | 150 | °C | | I <sub>OUT</sub> | Output Current into Low Outputs | 30 CK | 25 | mA | | I <sub>LAT</sub> | Latch-up Current | >200 | | mA | #### CAPACITANCES(d) $(V_{CC} = 5.0V, T_A = 25^{\circ}C, f = 1.0 MHz)$ | Symbol | Parameter | Test Conditions | Max | Unit | |------------------|--------------------|-----------------------|-----|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 8 | pF | #### POWER DISSIPATION CHARACTERISTICS VS. SPEED | Symbol | Parameter | Temperature Range | -45 | -55 | -70 | -100 | Unit | |-----------------|-------------------------------------------|-------------------|-----|-----|-----|------|------| | | | Commercial | 20 | 20 | 20 | 20 | | | I <sub>cc</sub> | I <sub>cc</sub> Dynamic Operating Current | Industrial | 25 | 25 | 25 | 25 | mA | | | | Military | 35 | 35 | 35 | 35 | | <sup>\*</sup>Tested with outputs open and all address and data inputs changing at the maximum write-cycle rate. The device is continuously enabled for writing, i.e. $\overline{\text{CE}}$ and $\overline{\text{WE}} \leq \text{V}_{\text{IL}}$ (max), $\overline{\text{OE}}$ is high. Switching inputs are 0V and 3V. #### Notes: - a. Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to MAXIMUM rating conditions for extended periods may affect reliability. - b. Extended temperature operation guaranteed with 400 linear feet per minute of air flow. - c. Transient inputs with $V_{_{\rm II}}$ and $I_{_{\rm II}}$ not more negative than –3.0V and - -100mA, respectively, are permissible for pulse widths up to 20 ns. - d. This parameter is sampled and not 100% tested. ### DC ELECTRICAL CHARACTERISTICS (Over Recommended Operating Temperature & Supply Voltage)(b) | Symbol | Parameter | Test Conditions | P4C | 1048L | Unit | |-----------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|------| | Symbol | Farailletei | Test Conditions | Min | Max | 5 | | V <sub>IH</sub> | Input High Voltage | | 2.2 | V <sub>cc</sub> +0.5 | V | | V <sub>IL</sub> | Input Low Voltage | | -0.5 <sup>(c)</sup> | 0.8 | V | | $V_{HC}$ | CMOS Input High Voltage | | V <sub>CC</sub> -0.2 | V <sub>cc</sub> +0.5 | V | | V <sub>LC</sub> | CMOS Input Low Voltage | | -0.5 <sup>(c)</sup> | 0.2 | V | | V <sub>OL</sub> | Output Low Voltage<br>(TTL Load) | $I_{OL} = +2.1 \text{ mA}, V_{CC} = \text{Min}.$ | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage<br>(TTL Load) | $I_{OH} = -1 \text{ mA}, V_{CC} = \text{Min}.$ | 2.4 | | V | | | | $V_{cc} = Max.$ Mil. | -10 | +10 | μA | | l <sub>Li</sub> | Input Leakage Current | $V_{IN} = GND \text{ to } V_{CC}$ Ind./Com'l. | <b>-</b> 5 | +5 | | | | | V <sub>CC</sub> = Max., Mil. | -10 | +10 | μA | | I <sub>LO</sub> | Output Leakage Current | $\overline{CE} = V_{IH}$ , and Ind./Com'l. | <b>-</b> 5 | +5 | | | | | $\begin{split} & V_{\text{CC}} = \text{Max.}, & \text{Mil.} \\ & \overline{\text{CE}} = V_{\text{IH}}, & \text{Ind./Com'l.} \\ & V_{\text{OUT}} = \text{GND to } V_{\text{CC}} & \\ & \overline{\text{CE}} \geq V_{\text{IH}} & \text{Mil.} \\ & V_{\text{CC}} = \text{Max}, & \text{Ind./Com'l.} \\ & f = \text{Max.}, & \text{Outputs Open} & \end{split}$ | | | | | | | $\overline{CE} \ge V_{IH}$ Mil. | | 5 | mΑ | | I <sub>SB</sub> | Standby Power Supply Current (TTL Input Levels) | V <sub>cc</sub> = Max, Ind./Com'l. | | 3 | | | | ouncili (172 input Ecvolo) | f = Max., Outputs Open | | | | | | | CE ≥ V <sub>HC</sub> Mil. | | 100 | μA | | | Standby Power Supply | $V_{cc} = Max$ , Ind./Com'l. | | 30 | μ, , | | SB1 | Current (CMOS Input Levels) | f = 0, Outputs Open | | | | | | (Simos input Lovois) | $V_{IN} \le V_{LC}$ or $V_{IN} \ge V_{HC}$ | | | | | | | IN LC IN HC | | | | N/A = Not Applicable ### AC ELECTRICAL CHARACTERISTICS - READ CYCLE (Over Recommended Operating Temperature & Supply Voltage) | | | -4 | 45 | -4 | 55 | -7 | 70 | -1 | 00 | | |-------------------|-------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | $t_{_{RC}}$ | Read Cycle Time | 45 | | 55 | | 70 | | 100 | | ns | | t <sub>AA</sub> | Address Access Time | | 45 | | 55 | | 70 | | 100 | ns | | t <sub>AC</sub> | Chip Enable Access<br>Time | | 45 | | 55 | | 70 | | 100 | ns | | t <sub>oh</sub> | Output Hold from<br>Address Change | 5 | | 5 | | 5 | | 5 | | ns | | $\mathbf{t}_{LZ}$ | Chip Enable to<br>Output in Low Z | 10 | | 10 | | 10 | | 10 | | ns | | t <sub>HZ</sub> | Chip Disable to<br>Output in High Z | | 18 | | 20 | | 25 | | 35 | ns | | t <sub>OE</sub> | Output Enable Low<br>to Data Valid | | 22 | | 25 | | 35 | | 45 | ns | | t <sub>OLZ</sub> | Output Enable Low to Low Z | 5 | | 5 | Be | 5 | CI | 5 | | ns | | t <sub>OHZ</sub> | Output Enable High to High Z | | 18 | | 20 | OW | 25 | | 35 | ns | | t <sub>PU</sub> | Chip Enable to Power<br>Up Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>PD</sub> | Chip Disable to<br>Power Down Time | | 45 | | 55 | | 70 | | 100 | ns | # READ CYCLE NO. 1 (OE CONTROLLED)(1) ### **READ CYCLE NO. 2 (ADDRESS CONTROLLED)** ## READ CYCLE NO. 3 (ŒCONTROLLED) #### Notes: - WE is HIGH for READ cycle. Œ and OE are LOW for READ cycle. - 3. ADDRESS must be valid prior to, or coincident with later of $\overline{\text{CE}}$ transition LOW. - 4. Transition is measured $\pm\,200\,\text{mV}$ from steady state voltage prior to change, with loading as specified in Figure 1. This parameter is sampled and not 100% tested. - 5. READ Cycle Time is measured from the last valid address to the first transitioning address. ### **AC CHARACTERISTICS - WRITE CYCLE** (Over Recommended Operating Temperature & Supply Voltage) | Cumbal | Davamatav | -4 | 15 | -: | 55 | -7 | 0 | -1 | -100 | | |-----------------|-------------------------------------|-----|-----|-----|-----|------|------------|-----|------|------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | $t_{wc}$ | Write Cycle Time | 45 | | 55 | | 70 | | 100 | | ns | | t <sub>cw</sub> | Chip Enable Time to End of Write | 35 | | 40 | | 60 | | 75 | | ns | | $t_{AW}$ | Address Valid to<br>End of Write | 35 | | 40 | | 60 | | 75 | | ns | | t <sub>AS</sub> | Address Set-up<br>Time | 0 | | 0 | | 0 | | 0 | | ns | | $t_{WP}$ | Write Pulse Width | 35 | | 40 | | 50 | | 60 | | ns | | t <sub>AH</sub> | Address Hold<br>Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>DW</sub> | Data Valid to End of Write | 25 | | 30 | | 35 | A | 45 | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | 0 | 76 | 0 | | ns | | t <sub>wz</sub> | Write Enable to<br>Output in High Z | | 18 | 4 | 20 | £ 30 | <b>2</b> 5 | | 35 | ns | | t <sub>ow</sub> | Output Active from<br>End of Write | 5 | | 5 | C | 5 | | 5 | | ns | #### Notes: - 6. $\overline{\text{CE}}$ and $\overline{\text{WE}}$ are LOW for WRITE cycle. - OE is LOW for this WRITE cycle to show t<sub>wz</sub> and t<sub>ow</sub>. If CE goes HIGH simultaneously with WE HIGH, the output remains in a high impedance state. - 9. Write Cycle Time is measured from the last valid address to the first transitioning address. ### TIMING WAVEFORM OF WRITE CYCLE NO.2 (Œ CONTROLLED)(6) ### **AC TEST CONDITIONS** | Input Pulse Levels | GND to 3.0V | |-------------------------------|------------------| | Input Rise and Fall Times | 3ns | | Input Timing Reference Level | 1.5V | | Output Timing Reference Level | 1.5V | | Output Load | See Fig. 1 and 2 | | Mode | CE | ŌĒ | WE | I/O | Power | |---------------------------|----|----|----|------------------|---------| | Standby | Н | Х | Х | High Z | Standby | | D <sub>out</sub> Disabled | L | Н | Н | High Z | Active | | Read | L | L | Н | D <sub>OUT</sub> | Active | | Write | L | Χ | L | D <sub>IN</sub> | Active | Figure 1. Output Load Figure 2. Thevenin Equivalent #### Note: Because of the high speed of the P4C1048L, care must be taken when testing this device; an inadequate setup can cause a normal functioning part to be rejected as faulty. Long high-inductance leads that cause supply bounce must be avoided by bringing the $V_{\rm CC}$ and ground planes directly up to the contactor fingers. A 0.01 $\mu F$ high frequency capacitor is also required between $V_{\rm CC}$ and ground. To avoid signal reflections, proper termination must be used; for example, a $50\Omega$ test environment should be terminated into a $50\Omega$ load with 1.77V (Thevenin Voltage) at the comparator input, and a $589\Omega$ resistor must be used in series with $D_{\text{OUT}}$ to match $639\Omega$ (Thevenin Resistance). $R_{TH} = 638.7\Omega$ $V_{TH} = 1.77 V$ $V_{TH} = 1.77 V$ $V_{TH} = 1.77 V$ $V_{TH} = 1.77 V$ $V_{TH} = 1.77 V$ <sup>\*</sup> including scope and test fixture. ### **DATA RETENTION** | Symbol | Parameter | Test Condition | ns | Min | Max | Unit | |------------------|-----------------------------------------|---------------------------------------------------------------------------|----------------------|-----------------|-----|------| | V <sub>DR</sub> | V <sub>cc</sub> for Data Retention | $\overline{CE} \ge V_{CC} -0.2V,$ $V_{IN} \ge V_{CC} -0.2V \text{ or } V$ | <sub>IN</sub> ≤ 0.2V | 2.0 | 5.5 | V | | | | V - 2.0V | Comm/Ind | | 20 | | | | Data Datastias Comment | $V_{DR} = 2.0V$ | Military | | 200 | μA | | CCDR | Data Retention Current | V 2.0V | Comm/Ind | | 30 | μA | | | | $V_{DR} = 3.0V$ Military | | | 300 | μΛ | | t <sub>CDR</sub> | Chip Deselect to Data<br>Retention Time | See Retention Wav | 0 | | ns | | | t <sub>R</sub> | Operating Recovery Time | | | t <sub>RC</sub> | | ns | $<sup>\</sup>overline{1. \ \overline{CE}_1 \geq V_{DR} - 0.2V, \ CE_2 \geq V_{DR} - 0.2V \ or \ CE_2 \leq 0.2V; \ or \ \overline{CE}_1 \leq 0.2V, \ CE_2 - 0.2V; \ V_{IN} \geq V_{DR} - 0.2V \ or \ V_{IN} \leq 0.2V}$ ### **ORDERING INFORMATION** #### **SELECTION GUIDE** The P4C1048L is available in the following temperature, speed and package options. | Temperature | Paskaga | Speed (ns) | | | | | | |------------------------|---------------------------|------------|--------|---------|----------|--|--| | Range | Package | 45 | 55 | 70 | 100 | | | | Commercial | Plastic DIP (600 mil) | -45PC | -55PC | -70PC | -100PC | | | | | Side Brazed DIP (600 mil) | -45CWC | -55CWC | -70CWC | -100CWC | | | | | Plastic SOP (445 mil) | -45SC | -55SC | -70SC | -100SC | | | | | TSOP II | -45TC | -55TC | -70TC | -100TC | | | | Industrial | Plastic DIP (600 mil) | -45PI | -55PI | -70PI | -100PI | | | | | Side Brazed DIP (600 mil) | -45CWI | -55CWI | -70CWI | -100CWI | | | | | Plastic SOP (445 mil) | -45SI | -55SI | -70SI | -100SI | | | | | TSOP II | -45TI | -55TI | -70TI | -100TI | | | | Military | Side Brazed DIP (600 mil) | N/A | N/A | -70CWM | -100CWM | | | | Military<br>Processed* | Side Brazed DIP (600 mil) | N/A | N/A | -70CWMB | -100CWMB | | | <sup>\*</sup> Military temperature range with MIL-STD-883 Class B processing. | Pkg # | C10 | | | | | |--------|--------|---------|--|--|--| | # Pins | 32 (60 | 00 mil) | | | | | Symbol | Min | Max | | | | | Α | - | 0.225 | | | | | b | 0.014 | 0.026 | | | | | b2 | 0.045 | 0.065 | | | | | С | 0.008 | 0.018 | | | | | D | - | 1.680 | | | | | Е | 0.510 | 0.620 | | | | | eA | 0.600 | BSC | | | | | е | 0.100 | BSC | | | | | L | 0.125 | 0.200 | | | | | Q | 0.015 | 0.070 | | | | | S1 | 0.005 | - | | | | | S2 | 0.005 | - | | | | ### SIDEBRAZED DUAL IN-LINE PACKAGE #### Pkg# **S12** # Pins 32 (445 Mil) Symbol Min Max 0.118 Α Α1 0.004 A2 0.101 0.111 В 0.014 0.020 С 0.006 0.012 D 0.793 0.817 0.050 BSC е Ε 0.440 0.450 Н 0.546 0.566 0.023 0.039 L 0.047 0.063 L1 0° 4° α ### SOIC/SOP SMALL OUTLINE IC PACKAGES | Pkg# | P600 | | |--------|--------------|-------| | # Pins | 32 (600 mil) | | | Symbol | Min | Max | | Α | 0.160 | 0.200 | | A1 | 0.015 | - | | b | 0.014 | 0.023 | | b2 | 0.045 | 0.070 | | С | 0.006 | 0.014 | | D | 1.600 | 1.700 | | E1 | 0.526 | 0.548 | | Е | 0.590 | 0.610 | | е | 0.100 BSC | | | eB | 0.600 BSC | | | L | 0.120 | 0.150 | | α | 0° | 15° | ### PLASTIC DUAL IN-LINE PACKAGE | Pkg# | T4 | | | |----------------|-----------|-------|--| | # Pins | 32 | | | | Symbol | Min | Max | | | Α | 0.037 | 0.041 | | | A <sub>2</sub> | - | 0.047 | | | b | 0.012 | 0.020 | | | D | 0.395 | 0.405 | | | Е | 0.820 | 0.831 | | | е | 0.050 BSC | | | | H <sub>D</sub> | 0.455 | 0.471 | | ### TSOP II PACKAGE ### **REVISIONS** DOCUMENT NUMBER: SRAM129 | DOCUMENT TITLE: | | P4C1048L LOW POWER 512K x 8 CMOS STATIC RAM | | | |-----------------|---------------|---------------------------------------------|------------------------------------------------------------------------------|--| | REV. | ISSUE<br>DATE | ORIG. OF<br>CHANGE | DESCRIPTION OF CHANGE | | | OR | Oct-05 | JDB | New Data Sheet | | | А | Nov-06 | JDB | Minor corrections to DC Electrical Characteristics and Data Retention tables | | | В | Dec-06 | JDB | Update SOIC/SOP package drawing. | | | С | May-07 | JDB | Added 45/55 ns and PDIP | | | D | Jul-07 | JDB | Corrected error in selection guide; added TSOP II package | | | | | | A. A. | | | | | | Com.cn | | | | | | Com | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |