# TDA2002 • TDA2002A ## 8 WATT AUDIO POWER AMPLIFIERS FAIRCHILD LINEAR INTEGRATED CIRCUITS **GENERAL DESCRIPTION** — The TDA2002 and TDA2002A are monolithic integrated circuits designed for class B audio power amplifier applications using low impedance loads (down to 1.6 $\Omega$ ). They are constructed using the Fairchild Planar\* epitaxial process. The devices typically provide 8 W at 14.4 V, 2 $\Omega$ and 6.5 W at 16 V, 4 $\Omega$ . The TDA2002 and TDA2002A are provided in a 5-pin power package, with two pin configurations (H and V) for ease in mounting either horizontally or vertically in the PC board. The TDA2002A is the same electrically as the TDA2002 except it does not include the overvoltage (Load dump) protection circuit. - THERMAL SHUT DOWN - SHORT CIRCUIT PROTECTION (AC) - OVERVOLTAGE PROTECTION (TDA2002) - LOW EXTERNAL COMPONENTS - HIGH CURRENT CAPABILITY (3.5 A) - MINIMUM SPACE REQUIREMENT - WIDE SUPPLY VOLTAGE RANGE (8 V to 18 V) #### **ABSOLUTE MAXIMUM RATINGS** | | TDA2002 | TDA2002A | |-------------------------------------------|--------------------------|--------------------------| | Peak Supply Voltage (50 ms) | 40 V | *** | | Supply Voltage | 28 V | 28 V | | Operating Supply Voltage | 18 V | 18 V | | Output Current (Repetitive) | 3.5 A | 3.5 A | | Output Current (Non-Repetitive) | 4.5 A | 4.5 A | | Power Dissipation: at $T_C = 90^{\circ}C$ | 15 W | 15 W | | Storage Temperature | $-40$ to $150^{\circ}$ C | $-40$ to $150^{\circ}$ C | | Pin Temperature (Soldering, 10 s) | 260°C | 260°C | Planar is a patented Fairchild Process. #### THERMAL DATA $\theta$ JC Thermal resistance junction to case (max) 4°C/W 4-261 ### FAIRCHILD • TDA2002 • TDA2002A 4-262 ## FAIRCHILD • TDA2002 • TDA2002A | CHARACTERISTICS | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|--------------------------------------------------------------------|---------|-------|------|-------| | Quiescent Output Voltage | | 6.4 | 7.2 | 8.0 | V | | (Pin 4) | | } | ĺ | | | | Quiescent Drain Current | | | 45 | 80 | mA | | (Pin 5) | | | | | | | Power Output | THD = 10% A <sub>V</sub> = 100 f = 1 kHz | | | | | | | V+ = 16 V R <sub>L</sub> = 4Ω | | 6.5 | | w | | | $V + = 16 V R_L = 2 \Omega$ | | 10 | | w | | | $V + = 14.4 \ V \ R_L = 4 \Omega$ | 4.8 | 5.2 | | w | | | $V+=14.4 V R_L \approx 2 \Omega$ | 7 | 8 | 43 | w | | Input Saturation Voltage | | 600 | | 14 | mV | | (rms) | | | 40 | | | | Input Sensitivity | A <sub>V</sub> = 100 f = 1 kHz | - 3 | E 35 | | | | | POUT = .5 W R <sub>L</sub> = 4Ω | 30 | 1.5 | 0 | mV | | | POUT = .5 W RL = 2Ω | 16 13 | 11 | | mV | | | POUT =5.2 W R <sub>L</sub> = 4Ω | N. Sec. | 55 | | mV | | | POUT=8W R <sub>L</sub> ≈2Ω | | 50 | | mV | | Frequency Response | R <sub>L</sub> = 4Ω C <sub>FB</sub> = 39 nF R <sub>FB</sub> = 39 Ω | | 40 | | Hz | | (-3 dB) | See Figs 15, 19 | | 15000 | | | | Total Harmonic Distortion | Ay = 100 f = 1 kHz | | - | - | | | | POUT = 0.05-3.5 W | | 0.2 | | % | | | $(R_{\perp} = 4\Omega)$ | | | | | | | P <sub>OUT</sub> = 0.05-5 W | | 0.2 | | % | | | $(R_L = 2\Omega)$ | | | | | | Input Resistance (Pin 1) | f = 1 kHz | 70 | 150 | | kΩ | | Voltage Gain | | | 1 | | | | (open loop) | $f = 1 \text{ kHz R}_{\perp} = 4 \Omega$ | | 80 | | dB | | (closed loop) | _ | 39.5 | 40 | 40.5 | dB | | Input Noise Voltage | BW (-3dB) = 40-15000 Hz | | 4 | | μV | | | Note 1 | | | | | | nput Noise Current | | | 60 | | pА | | Efficiency | A <sub>V</sub> = 100 f = 1 kHz | | | | - 100 | | | P <sub>OUT</sub> = 5.2 W R <sub>L</sub> = 4Ω | | 68 | l | % | | | POUT = 8 W R <sub>L</sub> = 4 Ω | | 58 | | % | | Supply Voltage Rejection Ratio | AV = 100 R <sub>L</sub> = 4 Ω | | | | | | | $R_g = 10 \text{ k}\Omega$ | | | | | | | f <sub>ripple</sub> ≈ 100 Hz | 30 | 35 | l | dB | | | Vripple = 0.5 V | ł | | | | Note 1: Bandwidth (-3 dB) of test equipment = 10-25000 Hz #### FAIRCHILD • TDA2002 • TDA2002A #### FAIRCHILD . IDAZUUZ . IDAZUUZA 4-265 #### FAIRCHILD • IDA2002 • IDA2002A #### DESIGN CONSIDERATIONS The board layout of the TDA2002 and TDA2002A is critical to assure good stability. The layout shown in Figure 20 is recommended. If a different layout is used, it is important that the ground points of inputs 1 and 2 be well decoupled from the ground of the output. Pin lengths should be as short as possible. The component values shown on the applications schematics are recommended. However, other values may be used, and Table 1 is intended to serve as a guide for the designer on the effect of changing component values. No electrical insulation is needed between the package tab and the heat sink, if the heat sink is electrically isolated or is at ground potential. | | | | | 4. 选品 | |-----------------|---------------------------|-----------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------| | | | | 20 B | A SOUTH | | Companent | Recommended value | Purpose | Larger than recommended value | Smaller than recommended value | | C1 | 10 μF | Input DC<br>decoupling | 1 10 | Noise at switch-on, switch-off | | C2 | 470 μF | Ripple<br>rejection | | Degradation of<br>PSRR | | C3 | <b>0.1</b> μF | Supply<br>bypassing | | Danger of oscillation | | C4 | 1000 μF | Output coupl-<br>ing to load | | Higher low frequen-<br>cy cutoff | | C5 | 0.1 μF | Frequency<br>stability | | Danger of oscilla-<br>ion at high fre-<br>quencies with in-<br>ductive loads | | CFB | ≃ <u>1</u><br>2πΒΠ1 | Upper frequen-<br>cy cutoff | Lower bandwidth | Larger bandwidth | | R1 | (A <sub>V</sub> - 1) · R2 | Closed loop<br>gain determi-<br>nation | | Increase of drain current | | R2 | 2.2 Ω | Closed loop<br>gain and PSRR<br>determination | Degradation of<br>PSRR | | | R3 | 1 Ω | Frequency<br>stability | Danger of oscilla-<br>tion at high fre-<br>quencies with in-<br>ductive loads | | | R <sub>FB</sub> | ≅ 20 R2 | Upper frequen-<br>cy cutoff | Poor high frequen-<br>cy attenuation | Danger of oscilla-<br>tion | TABLE 1 #### APPLICATIONS INFORMATION: Several typical applications of the TDA2002 and TDA2002A are shown in this section, together with printed circuit board layouts. Figures 19 and 20 show a typical circuit with CFB, RFB shown dashed. CFB and RFB may be used to adjust the bandwidth after the gain has been set by the ratio R1/R2. (See Figure 15). Figures 23 and 24 show a typical 15 watt bridge circuit utilizing two devices. A potentiometer (P1) is included to balance the offset voltages between the two devices. 15 WATT BRIDGE CIRCUIT P.C. BOARD AND COMPONENT LAYOUT FOR THE CIRCUIT OF FIG. 23 (1:1 SCALE) Fig. 24 #### FAIRCHILD . IDAZUUZ . IDAZUUZA #### THERMAL SHUTDOWN Both the TDA2002 and TDA2002A have been designed with a thermal shutdown feature. Typical curves of output power and supply current as a function of case temperature are shown in Figures 17 and 18. The thermal overload circuit reduces the drive to the output stage when the junction temperature exceeds the design threshold. The result is a reduced supply current and power output consistent with maintaining the junction temperature at the design limit. The thermal overload feature offers several important advantages to the circuit designer: - The device can withstand excessive ambient temperatures (below 150° C) and temporary or permanent overloads on the output. - The safety margin on the heat sink design may be reduced because the device will not be damaged by excessive junction temperature (below 150° C). The only result of this increased junction temperature will be a reduction in output power and supply current #### **OVERVOLTAGE (LOAD DUMP) PROTECTION** The TDA2002 has been designed with a built-in circuit which enables this device to withstand a series of voltage spikes (see Figure 25). The load dump feature starts at about 18 V, so the operating voltage must not exceed 18 V. This feature is particularly important in automobile applications, and the pulse train shown in Figure 25 is intended to simulate the voltage spikes which often occur on the supply line in automotive applications. If the supply voltage peaks exceed 40 V, then an LC network must be inserted between the supply and Pin 5 to assure that the pulses at Pin 5 will not exceed the limits shown in Figure 25. A typical LC network is shown in Figure 26. With this network a train of pulses up to 120 V and 2 ms wide can be applied from the supply line.