#### **FEATURES** - nvSRAM Combined With Integrated Real-Time Clock Functions (RTC, Watchdog Timer, Clock Alarm, Power Monitor) - Capacitor or Battery Backup for RTC - 25, 45 ns Read Access & R/W Cycle Time - Unlimited Read/Write Endurance - Automatic Non-volatile STORE on Power Loss - Non-Volatile STORE Under Hardware or Software Control - Automatic RECALL to SRAM on Power Up - Unlimited RECALL Cycles - 200K STORE Cycles - 20-Year Non-volatile Data Retention - Single 3 V + 20%, -10% Power Supply - Commercial and Industrial Temperatures - Small Footprint SSOP Package (RoHS-Compliant) #### **DESCRIPTION** The Simtek STK17T88 combines a 256Kb non-volatile static RAM (nvSRAM) with a full-featured realtime clock in a reliable, monolithic integrated circuit. The 256Kbit nvSRAM is a fast static RAM with a non-volatile Quantum Trap storage element included with each memory cell. The SRAM provides the fast access & cycle times, ease of use and unlimited read & write endurance of a normal SRAM. Data transfers automatically to the non-volatile storage cells when power loss is detected (the STORE operation). On power up, data is automatically restored to the SRAM (the RECALL operation). Both STORE and RECALL operations are also available under software control. The real time clock function provides an accurate clock with leap year tracking and a programmable, high accuracy oscillator. The Alarm function is programmable for one-time alarms or periodic minutes, hours, or days alarms. There is also a programmable watchdog timer for processor control. #### **BLOCK DIAGRAM** #### **Pin Configurations** #### PIN DESCRIPTIONS | Pin Name | I/O | Description | |----------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>14</sub> -A <sub>0</sub> | Input | Address: The 15 address inputs select one of 32,768 bytes in the nvSRAM array or one of 16 bytes in the clock register map | | DQ <sub>7</sub> -DQ <sub>0</sub> | I/O | Data: Bi-directional 8-bit data bus for accessing the nvSRAM and RTC | | Ē | Input | Chip Enable: The active low $\overline{E}$ input selects the device | | W | Input | Write Enable: The active low $\overline{W}$ enables data on the DQ pins to be written to the address location selected on the falling edge of $\overline{E}$ | | G | Input | Output Enable: The active low $\overline{G}$ input enables the data output buffers during read cycles. De-asserting $\overline{G}$ high caused the DQ pins to tri-state. | | X <sub>1</sub> | Output | Crystal Connection, drives crystal on startup | | X <sub>2</sub> | Input | Crystal Connection for 32.768 kHz crystal | | V <sub>RTCcap</sub> | Power Supply | Capacitor supplied backup RTC supply voltage (Left unconnected if V <sub>RTCbat</sub> is used) | | V <sub>RTCbat</sub> | Power Supply | Battery supplied backup RTC supply voltage (Left unconnected if V <sub>RTCcap</sub> is used) | | V <sub>CC</sub> | Power Supply | Power: 3.0V, +20%, -10% | | HSB | I/O | Hardware Store Busy: When low this output indicates a Store is in progress. When pulled low external to the chip, it will initiate a nonvolatile STORE operation. A weak pull up resistor keeps this pin high if not connected. (Connection Optional). | | INT | Output | Interrupt Control: Can be programmed to respond to the clock alarm, the watchdog timer and the power monitor. Programmable to either active high (push/pull) or active low (open-drain) | | V <sub>CAP</sub> | Power Supply | AutoStore Capacitor: Supplies power to nvSRAM during power loss to store data from SRAM to nonvolatile storage elements. | | V <sub>SS</sub> | Power Supply | Ground | | (Blank) | No Connect | Unlabeled pins have no internal connections. | ### **ABSOLUTE MAXIMUM RATINGS**<sup>a</sup> | Voltage on Input Relative to Ground | –0.5V to 4.1V | |----------------------------------------------|------------------------------| | Voltage on Input Relative to V <sub>SS</sub> | $-0.5V$ to $(V_{CC} + 0.5V)$ | | Voltage on DQ <sub>0-7</sub> or HSB | $-0.5V$ to $(V_{CC} + 0.5V)$ | | Temperature under Bias | –55°C to 125°C | | Junction Temperature | –55°C to 140°C | | Storage Temperature | –65°C to 150°C | | Power Dissipation | 1W | | DC Output Current (1 output at a time, 1s do | uration) 15mA | Note a: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Package Thermal Characteristics—See Website at http://www.simtek.com #### DC CHARACTERISTICS $(V_{CC} = 2.7V-3.6V)$ | CVMDOL | DADAMETER | СОММ | ERCIAL | INDU | STRIAL | LIMITO | NOTES | |-------------------|------------------------------------------------------------------|----------------------|-----------------------|----------------------|-----------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | SYMBOL | PARAMETER | MIN | MAX | MIN | MAX | UNITS | NOTES | | I <sub>CC1</sub> | Average V <sub>CC</sub> Current | | | | | | | | | | | 65<br>50 | | 70<br>55 | mA<br>mA | t <sub>AVAV</sub> = 25ns<br>t <sub>AVAV</sub> = 45ns<br>Dependent on output loading and cycle<br>rate. Values obtained without output<br>loads. | | I <sub>CC2</sub> | Average V <sub>CC</sub> Current during STORE | | 3 | 36 | 3 | mA | All Inputs Don't Care, V <sub>CC</sub> = max Average current for duration of STORE cycle (t <sub>STORE</sub> ) | | I <sub>CC3</sub> | Average $V_{CC}$ Current at $t_{AVAV}$ = 200ns 3V, 25°C, Typical | | 10 | | 10 | mA | $\overline{W} \ge (V_{CC} - 0.2V)$ All Other Inputs Cycling at CMOS Levels Dependent on output loading and cycle rate. Values obtained without output loads. | | I <sub>CC4</sub> | Average V <sub>CAP</sub> Current during AutoStore<br>Cycle | | 3 | | 3 | mA | All Inputs Don't Care<br>Average current for duration of STORE<br>cycle (t <sub>STORE</sub> ) | | I <sub>SB</sub> | V <sub>CC</sub> Standby Current<br>(Standby, Stable CMOS Levels) | | 3 | | 3 | mA | $\overline{E} \ge (V_{CC} - 0.2V)$<br>All Others $V_{IN} \le 0.2V$ or $\ge (V_{CC} - 0.2V)$<br>Standby current level after nonvolatile cycle complete | | I <sub>ILK</sub> | Input Leakage Current | | ±1 | | ±1 | μА | $V_{CC}$ = max<br>$V_{IN}$ = $V_{SS}$ to $V_{CC}$ | | I <sub>OLK</sub> | Off-State Output Leakage Current | | ±1 | | ±1 | μА | $V_{CC}$ = max $V_{IN}$ = $V_{SS}$ to $V_{CC}$ , $\overline{E}$ or $\overline{G} \ge V_{IH}$ | | V <sub>IH</sub> | Input Logic "1" Voltage | 2.0 | V <sub>CC</sub> + 0.3 | 2.0 | V <sub>CC</sub> + 0.3 | V | All Inputs | | V <sub>IL</sub> | Input Logic "0" Voltage | V <sub>SS</sub> -0.5 | 0.8 | V <sub>SS</sub> -0.5 | 0.8 | V | All Inputs | | V <sub>OH</sub> | Output Logic "1" Voltage | 2.4 | | 2.4 | | V | I <sub>OUT</sub> =-2mA | | V <sub>OL</sub> | Output Logic "0" Voltage | | 0.4 | | 0.4 | V | I <sub>OUT</sub> = 4mA | | T <sub>A</sub> | Operating Temperature | 0 | 70 | -40 | 85 | °C | | | V <sub>CC</sub> | Operating Voltage | 2.7 | 3.6 | 2.7 | 3.6 | V | 3.3V + 0.3V | | V <sub>CAP</sub> | Storage Capacitance | 17 | 57 | 17 | 57 | μF | Between $V_{CAP}$ pin and $V_{SS}$ , 5V rated. | | $NV_C$ | Nonvolatile STORE operations | 200 | | 200 | | K | | | DATA <sub>R</sub> | Data Retention | 20 | | 20 | | Years | @ 55 deg C | Note: The HSB pin has $I_{OUT}$ =-10 $\mu A$ for $V_{OH}$ of 2.4 V, this parameter is characterized but not tested. Note: The INT pin is open-drain and does not source or sink high current when Interrupt Register bit D3 is low. #### **AC TEST CONDITIONS** | Input Pulse Levels | 0V to 3V | |---------------------------------|--------------------| | Input Rise and Fall Times | ≤ 5ns | | Input and Output Timing Referen | ce Levels 1.5V | | Output Load | See Figure 1 and 2 | ## CAPACITANCE<sup>b</sup> ( $T_A = 25^{\circ}C$ , f = 1.0MHz) | SYMBOL | PARAMETER | MAX | UNITS | CONDITIONS | |------------------|--------------------|-----|-------|--------------| | C <sub>IN</sub> | Input Capacitance | 7 | pF | ΔV = 0 to 3V | | C <sub>OUT</sub> | Output Capacitance | 7 | pF | ΔV = 0 to 3V | Note b: These parameters are guaranteed but not tested. Figure 1. AC Output Loading Figure 2. AC Output Loading for tristate specs ( $T_{HZ}$ , $t_{LZ}$ , $t_{WLQZ}$ , $t_{WHQZ}$ , $t_{GLQX}$ , $t_{GHQZ}$ ) #### RTC DC CHARACTERISTICS | Symbol | Parameter | Comm | ercial | Indu | strial | Units | Notes | |----------|----------------------------|------|--------|------|--------|-------|----------------------------------------------| | Syllibol | i arameter | Min | Max | Min | Max | Units | Notes | | Івак | RTC Backup<br>Current | _ | 300 | _ | 350 | nA | From either VRTCcap or VRTCbat | | VRTCbat | RTC Battery Pin<br>Voltage | 1.8 | 3.3 | 1.8 | 3.3 | V | Typical = 3.0 Volts during normal operation | | VRTCcap | RTC Capacitor Pin Voltage | 1.2 | 2.7 | 1.2 | 2.7 | V | Typical = 2.4 Volts during normal operation | | toscs | RTC Oscillator | _ | 10 | _ | 10 | sec | @ MIN Temperature from<br>Power up or Enable | | 10303 | time to start | _ | 5 | _ | 5 | sec | @ 25°C from Power up or<br>Enable | #### RTC RECOMMENDED COMPONENT CONFIGURATIO $\frac{Recommended\ Values}{Y_1 = 32.768\ KHz}$ RF = 10M Ohm $C_1 = 0$ $C_2 = 56 pF$ Figure 3. RTC COMPONENT CONFIGURATION #### SRAM READ CYCLES #1 & #2 | NO. | | SYMBOLS | | PARAMETER | STK17 | STK17T88-25 | | STK17T88-45 | | |-----|--------------------------------|-----------------------|------------------|-----------------------------------|-------|-------------|-----|-------------|-------| | NO. | #1 | #2 | Alt. | PARAMETER | MIN | MAX | MIN | MAX | UNITS | | 1 | | t <sub>ELQV</sub> | t <sub>ACS</sub> | Chip Enable Access Time | | 25 | | 45 | ns | | 2 | t <sub>AVAV</sub> <sup>c</sup> | t <sub>AVAV</sub> e | t <sub>RC</sub> | Read Cycle Time | 25 | | 45 | | ns | | 3 | t <sub>AVQV</sub> <sup>d</sup> | t <sub>AVQV</sub> f | t <sub>AA</sub> | Address Access Time | | 25 | | 45 | ns | | 4 | | t <sub>GLQV</sub> | t <sub>OE</sub> | Output Enable to Data Valid | | 12 | | 20 | ns | | 5 | t <sub>AXQX</sub> d | t <sub>AXQX</sub> | t <sub>OH</sub> | Output Hold after Address Change | 3 | | 3 | | ns | | 6 | | t <sub>ELQX</sub> | $t_{LZ}$ | Chip Enable to Output Active | 3 | | 3 | | ns | | 7 | | t <sub>EHQZ</sub> | t <sub>HZ</sub> | Chip Disable to Output Inactive | | 10 | | 15 | ns | | 8 | | t <sub>GLQX</sub> | t <sub>OLZ</sub> | Output Enable to Output Active | 0 | | 0 | | ns | | 9 | | t <sub>GHQZ</sub> e | t <sub>OHZ</sub> | Output Disable to Output Inactive | | 10 | | 15 | ns | | 10 | | t <sub>ELICCL</sub> c | t <sub>PA</sub> | Chip Enable to Power Active | 0 | | 0 | | ns | | 11 | | t <sub>EHICCH</sub> c | t <sub>PS</sub> | Chip Disable to Power Standby | | 25 | | 45 | ns | Note c: W must be high during SRAM READ cycles. Note d: Device is continuously selected with $\stackrel{\leftarrow}{E}$ and $\stackrel{\frown}{G}$ both low Note e: Measured $\pm$ 200mV from steady state output voltage. ## SRAM READ CYCLE #2: E Controlleda,f #### **SRAM WRITE CYCLES #1 & #2** | NO | | SYMBOLS | | DADAMETER | STK17 | T88-25 | STK17T88-45 | | LIMITO | |-----|---------------------|-------------------|-----------------|----------------------------------|-------|--------|-------------|-----|--------| | NO. | #1 | #2 | Alt. | PARAMETER | MIN | MAX | MIN | MAX | UNITS | | 12 | t <sub>AVAV</sub> | t <sub>AVAV</sub> | t <sub>WC</sub> | Write Cycle Time | 25 | | 45 | | ns | | 13 | t <sub>WLWH</sub> | t <sub>WLEH</sub> | t <sub>WP</sub> | Write Pulse Width | 20 | | 30 | | ns | | 14 | t <sub>ELWH</sub> | t <sub>ELEH</sub> | t <sub>CW</sub> | Chip Enable to End of Write | 20 | | 30 | | ns | | 15 | t <sub>DVWH</sub> | t <sub>DVEH</sub> | t <sub>DW</sub> | Data Set-up to End of Write | 10 | | 15 | | ns | | 16 | t <sub>WHDX</sub> | t <sub>EHDX</sub> | t <sub>DH</sub> | Data Hold after End of Write | 0 | | 0 | | ns | | 17 | t <sub>AVWH</sub> | t <sub>AVEH</sub> | t <sub>AW</sub> | Address Set-up to End of Write | 20 | | 30 | | ns | | 18 | t <sub>AVWL</sub> | t <sub>AVEL</sub> | t <sub>AS</sub> | Address Set-up to Start of Write | 0 | | 0 | | ns | | 19 | t <sub>WHAX</sub> | t <sub>EHAX</sub> | t <sub>WR</sub> | Address Hold after End of Write | 0 | | 0 | | ns | | 20 | t <sub>WLQZ</sub> , | | t <sub>WZ</sub> | Write Enable to Output Disable | | 10 | | 15 | ns | | 21 | t <sub>WHQX</sub> | | t <sub>OW</sub> | Output Active after End of Write | 3 | | 3 | | ns | **n**ote g: If $\overline{W}$ is low when $\overline{E}$ goes low, the outputs remain in the high-impedance state. note h: $\overline{E}$ or $\overline{W}$ must be $\geq V_{IH}$ during address transitions. ## SRAM WRITE CYCLE #2: E Controlled<sup>g,h</sup> #### AutoStore/POWER-UP RECALL | NO. | SYME | BOLS | PARAMETER | STK1 | 17T88 | UNITS | NOTES | |-----|----------------------|-------------------|---------------------------|------|-------|-------|-------| | NO. | Standard | Alternate | FARAMETER | MIN | MAX | | NOTES | | 22 | t <sub>HRECALL</sub> | | Power-up RECALL Duration | | 40 | ms | i | | 23 | t <sub>STORE</sub> | t <sub>HLHZ</sub> | STORE Cycle Duration | | 12.5 | ms | j,k | | 24 | V <sub>SWITCH</sub> | | Low Voltage Trigger Level | | 2.65 | V | | | 25 | V <sub>CCRISE</sub> | | V <sub>CC</sub> Rise Time | 150 | | μS | | note i: $t_{HRECALL}$ starts from the time $V_{CC}$ rises above $V_{SWITCH}$ note j: If an SRAM WRITE has not taken place since the last nonvolatile cycle, no STORE will take place note k: Industrial Grade Devices require 15 ms MAX. #### AutoStore/POWER-UP RECALL Note: Read and Write cycles will be ignored during STORE, RECALL and while $V_{CC}$ is below $V_{SWITCH}$ ## SOFTWARE-CONTROLLED STORE/RECALL CYCLEI,m | | SYMBOLS | | PARAMETER | STK17T88-35 | | STK17T88-45 | | UNITS | NOTEO | |-----|---------------------|-----------------|--------------------------------------|-------------|-----|-------------|-----|-------|-------| | NO. | E Cont | Alternate | PARAMETER | | MAX | MIN | MAX | UNITS | NOTES | | 26 | t <sub>AVAV</sub> | t <sub>RC</sub> | STORE / RECALL Initiation Cycle Time | 25 | | 45 | | ns | m | | 27 | t <sub>AVEL</sub> | t <sub>AS</sub> | Address Set-up Time | 0 | | 0 | | ns | | | 28 | t <sub>ELEH</sub> | t <sub>CW</sub> | Clock Pulse Width | 20 | | 30 | | ns | | | 29 | t <sub>EHAX</sub> | | Address Hold Time | 1 | | 1 | | ns | | | 30 | t <sub>RECALL</sub> | | RECALL Duration | | 100 | | 100 | μs | | note I: The software sequence is clocked with $\overline{\mathsf{E}}$ controlled READs note m: The six consecutive addresses must be read in the order listed in the Mode Selection Table. $\overline{W}$ must be high during all six consecutive cycles. ## **SOFTWARE STORE/RECALL CYCLE:** E CONTROLLED<sup>m</sup> #### HARDWARE STORE CYCLE | | | SYME | BOLS | PARAMETER | | 7T88 | UNITS | NOTES | |---|----|--------------------|-------------------|---------------------------------|-----|------|-------|-------| | | | Standard | Alternate | FARAMETER | MIN | MAX | UNITS | NOTES | | ĺ | 31 | t <sub>DELAY</sub> | t <sub>HLQZ</sub> | Hardware STORE to SRAM Disabled | 1 | 70 | μs | n | | - | 32 | t <sub>HLHX</sub> | | Hardware STORE Pulse Width | 15 | | ns | | Note n: On a hardware STORE initiation, SRAM operation continues to be enabled for time tDELAY to allow read/write cycles to complete #### HARDWARE STORE CYCLE #### **Soft Sequence Commands** | NO. | SYMBOLS | PARAMETER | | PARAMETER STK17T88 | | 7T88 | UNITS | NOTES | |-----|-----------------|-------------------------------|-----|--------------------|----|------|-------|-------| | | Standard | | MIN | MAX | | | | | | 33 | t <sub>SS</sub> | Soft Sequence Processing Time | | 70 | μs | о,р | | | note o: This is the amount of time that it takes to take action on a soft sequence command. Vcc power must remain high to effectively register command note p: Commands like Store and Recall lock out I/O until operation is complete which further increases this time. See specific command. #### **MODE SELECTION** | Ē | w | G | A <sub>13</sub> -A <sub>0</sub> | Mode | I/O | Power | Notes | |---|---|---|----------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|---------|-------| | Н | Х | Х | Х | Not Selected | Output High Z | Standby | | | L | Н | L | Х | Read SRAM | Output Data | Active | | | L | L | Х | Х | Write SRAM | Input Data | Active | | | L | Н | L | 0x0E38<br>0x31C7<br>0x03E0<br>0x3C1F<br>0x303F<br>0x0FC0 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile Store | Output Data Output Data Output Data Output Data Output Data Output Data Output High Z | Active | q,r,s | | L | Н | L | 0x0E38<br>0x31C7<br>0x03E0<br>0x3C1F<br>0x303F<br>0x0C63 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile Recall | Output Data Output Data Output Data Output Data Output Data Output Data Output High Z | Active | q,r,s | note q: The six consecutive addresses must be in the order listed. W must be high during all six consecutive cycles to enable a nonvolatile cycle. note r: While there are 15 addresses on the STK17T88, only the lower 13 are used to control software modes note s: I/O state depends on the state of $\overline{G}$ . The I/O table shown assumes $\overline{G}$ low ## **nvSRAM OPERATION** #### nvSRAM The STK17T88 nvSRAM is made up of two functional components paired in the same physical cell. These are the SRAM memory cell and a nonvolatile QuantumTrap cell. The SRAM memory cell operates like a standard fast static RAM. Data in the SRAM can be transferred to the nonvolatile cell (the STORE operation), or from the nonvolatile cell to SRAM (the RECALL operation). This unique architecture allows all cells to be stored and recalled in parallel. During the STORE and RECALL operations SRAM READ and WRITE operations are inhibited. The STK17T88 supports unlimited read and writes like a typical SRAM. In addition, it provides unlimited RECALL operations from the nonvolatile cells and up to 200K STORE operations. #### **SRAM READ** The STK17T88 performs a READ cycle whenever $\overline{E}$ and $\overline{G}$ are low while $\overline{W}$ and $\overline{H}\overline{S}\overline{B}$ are high. The address specified on pins $A_{0-14}$ determine which of the 32,768 data bytes will be accessed. When the READ is initiated by an address transition, the outputs will be valid after a delay of $t_{AVQV}$ (READ cycle #1). If the READ is initiated by $\overline{E}$ and $\overline{G}$ , the outputs will be valid at $t_{ELQV}$ or at $t_{GLQV}$ , whichever is later (READ cycle #2). The data outputs will repeatedly respond to address changes within the $t_{AVQV}$ access time without the need for transitions on any control input pins, and will remain valid until another address change or until $\overline{E}$ or $\overline{G}$ is brought high, or $\overline{W}$ and $\overline{H}\overline{S}\overline{B}$ is brought low. Figure 4: AutoStore Mode #### **SRAM WRITE** A WRITE cycle is performed whenever $\overline{E}$ and $\overline{W}$ are low and $\overline{\text{HSB}}$ is high. The address inputs must be stable prior to entering the WRITE cycle and must remain stable until either $\overline{E}$ or $\overline{W}$ goes high at the end of the cycle. The data on the common I/O pins DQ0-7 will be written into memory if it is valid $t_{DVWH}$ before the end of a $\overline{W}$ controlled WRITE or $t_{DVEH}$ before the end of an $\overline{E}$ controlled WRITE. It is recommended that $\overline{G}$ be kept high during the entire WRITE cycle to avoid data bus contention on common I/O lines. If $\overline{G}$ is left low, internal circuitry will turn off the output buffers $t_{WLQZ}$ after $\overline{W}$ goes low. #### **AutoStore OPERATION** The STK17T88 stores data to nvSRAM using one of three storage operations. These three operations are Hardware Store (activated by HSB), Software Store (activated by an address sequence), and AutoStore (on power down). AutoStore operation, a unique feature of Simtek QuanumTrap technology that is a standard feature on the STK17T88. During normal operation, the device will draw current from $V_{CC}$ to charge a capacitor connected to the $V_{CAP}$ pin. This stored charge will be used by the chip to perform a single STORE operation. If the voltage on the $V_{CC}$ pin drops below $V_{SWITCH}$ , the part will automatically disconnect the $V_{CAP}$ pin from $V_{CC}$ . A STORE operation will be initiated with power provided by the $V_{CAP}$ capacitor. Figure 5 shows the proper connection of the storage capacitor ( $V_{CAP}$ ) for automatic store operation. Refer to the DC CHARACTERISTICS table for the size of $V_{CAP}$ . The voltage on the $V_{CAP}$ pin is driven to 5V by a charge pump internal to the chip. A pull up should be placed on $\overline{W}$ to hold it inactive during power up. To reduce unneeded nonvolatile stores, AutoStore and Hardware Store operations will be ignored unless at least one WRITE operation has taken place since the most recent *STORE* or *RECALL* cycle. Software initiated *STORE* cycles are performed regardless of whether a WRITE operation has taken place. The $\overline{\mbox{HSB}}$ signal can be monitored by the system to detect an AutoStore cycle is in progress. #### HARDWARE STORE (HSB) OPERATION The STK17T88 provides the HSB pin for controlling and acknowledging the *STORE* operations. The HSB pin can be used to request a hardware *STORE* cycle. When the HSB pin is driven low, the STK17T88 will conditionally initiate a *STORE* operation after t<sub>DELAY</sub>. An actual *STORE* cycle will only begin if a *WRITE* to the SRAM took place since the last *STORE* or *RECALL* cycle. The HSB pin also acts as an open drain driver that is internally driven low to indicate a busy condition while the *STORE* (initiated by any means) is in progress. This pin should be externally pulled up if it is used to drive other inputs. SRAM READ and WRITE operations that are in progress when $\overline{\mbox{HSB}}$ is driven low by any means are given time to complete before the STORE operation is initiated. After $\overline{\mbox{HSB}}$ goes low, the STK17T88 will continue to allow SRAM operations for $t_{DELAY}$ . During $t_{DELAY}$ , multiple SRAM READ operations may take place. If a WRITE is in progress when $\overline{\mbox{HSB}}$ is pulled low, it will be allowed a time, $t_{DELAY}$ , to complete. However, any SRAM WRITE cycles requested after $\overline{\mbox{HSB}}$ goes low will be inhibited until HSB returns high. During any *STORE* operation, regardless of how it was initiated, the STK17T88 will continue to drive the $\overline{\rm HSB}$ pin low, releasing it only when the *STORE* is complete. Upon completion of the *STORE* operation, the STK17T88 will remain disabled until the $\overline{\rm HSB}$ pin returns high. If HSB is not used, it should be left unconnected. #### HARDWARE RECALL (POWER-UP) During power up or after any low-power condition ( $V_{CC}$ < $V_{SWITCH}$ ), an internal RECALL request will be latched. When $V_{CC}$ once again exceeds the sense voltage of $V_{SWITCH}$ , a RECALL cycle will automatically be initiated and will take $t_{HRECALL}$ to complete. #### SOFTWARE STORE Data can be transferred from the SRAM to the non-volatile memory by a software address sequence. The STK17T88 software *STORE* cycle is initiated by executing sequential $\overline{E}$ controlled READ cycles from six specific address locations in exact order. During the STORE cycle, previous data is erased and then the new data is programmed into the nonvolatile elements. Once a STORE cycle is initiated, further memory inputs and outputs are disabled until the cycle is completed. To initiate the software *STORE* cycle, the following READ sequence must be performed: | 1 | Read Address | 0x0E38 | Valid READ | |---|--------------|--------|----------------------| | 2 | Read Address | 0x31C7 | Valid READ | | 3 | Read Address | 0x03E0 | Valid READ | | 4 | Read Address | 0x3C1F | Valid READ | | 5 | Read Address | 0x303F | Valid READ | | 6 | Read Address | 0x0FC0 | Initiate STORE Cycle | Once the sixth address in the sequence has been entered, the *STORE* cycle will commence and the chip will be disabled. It is important that READ cycles and not WRITE cycles be used in the sequence. After the t<sub>STORE</sub> cycle time has been fulfilled, the SRAM will again be activated for READ and WRITE operation. #### SOFTWARE RECALL Data can be transferred from the nonvolatile memory to the SRAM by a software address sequence. A software RECALL cycle is initiated with a sequence of READ operations in a manner similar to the software STORE initiation. To initiate the RECALL cycle, the following sequence of $\overline{E}$ controlled READ operations must be performed: | 1 | Read Address | 0x0E38 | Valid READ | |---|--------------|--------|----------------------| | 2 | Read Address | 0x31C7 | Valid READ | | 3 | Read Address | 0x03E0 | Valid READ | | 4 | Read Address | 0x3C1F | Valid READ | | 5 | Read Address | 0x303F | Valid READ | | 6 | Read Address | 0x0FC0 | Initiate STORE Cycle | Internally, *RECALL* is a two-step procedure. First, the SRAM data is cleared, and second, the nonvolatile information is transferred into the SRAM cells. After the t<sub>RECALL</sub> cycle time, the SRAM will once again be ready for READ or WRITE operations. The *RECALL* operation in no way alters the data in the nonvolatile storage elements. #### **DATA PROTECTION** The STK17T88 protects data from corruption during low-voltage conditions by inhibiting all externally initiated STORE and WRITE operations. The low-voltage condition is detected when V<sub>CC</sub><V<sub>SWITCH</sub>. If the STK17T88 is in a WRITE mode (both $\overline{E}$ and $\overline{W}$ low) at power-up, after a *RECALL*, or after a STORE, the WRITE will be inhibited until a negative transition on $\overline{E}$ or $\overline{W}$ is detected. This protects against inadvertent writes during power up or brown out conditions. #### **NOISE CONSIDERATIONS** The STK17T88 is a high-speed memory and so must have a high-frequency bypass capacitor of approximately 0.1 $\mu$ F connected between V<sub>CC</sub> and V<sub>SS</sub>, using leads and traces that are a short as possible. As with all high-speed CMOS ICs, careful routing of power, ground, and signals will reduce circuit noise. #### **PREVENTING AutoStore** Because of the use of nvSRAM to store critical RTC data, the AutoStore function can not be disabled on the STK17T88. #### LOW AVERAGE ACTIVE POWER CMOS technology provides the STK17T88 with the benefit of power supply current that scales with cycle time. Less current will be drawn as the memory cycle time becomes longer than 50 ns. Figure 4 shows the relationship between $I_{CC}$ and READ/WRITE cycle time. Worst-case current consumption is shown for commercial temperature range, $V_{CC}$ =3.6V, and chip enable at maximum frequency. Only standby current is drawn when the chip is disabled. The overall average current drawn by the STK17T88 depends on the following items: - 1. The duty cycle of chip enable. - 2. The overall cycle rate for accesses. - 3. The ratio of READs to WRITEs. - 4. The operating temperature. - 5. The V<sub>CC</sub> level. - 6. I/O loading. Figure 5. Current vs. Cycle Time ### **REAL TIME CLOCK OPERATION** #### REAL TIME CLOCK The clock registers maintain time up to 9,999 years in one-second increments. The user can set the time to any calendar time and the clock automatically keeps track of days of the week and month, leap years, and century transitions. There are eight registers dedicated to the clock functions which are used to set time with a write cycle and to read time during a read cycle. These registers contain the Time of Day in BCD format. Bits defined as "0" are currently not used and are reserved for future use by Simtek. #### READING THE CLOCK The user should halt internal updates to the real time clock registers before reading clock data to prevent reading of data in transition. Stopping the internal register updates does not affect clock accuracy. Write a "1" to the read bit "R" (in the Flags register at 0x7FF0) to capture the current time in holding registers. Clock updates do not restart until a "0" is written to the read bit. The RTC registers can now be read while the internal clock continues to run. Within 20ms after a "0" is written to the read bit, all real time clock registers are simultaneously updated. #### SETTING THE CLOCK Set the write bit "W" (in the Flags register at 0x7FF0) to a "1" enable the time to be set. The correct day, date and time can then be written into the real time clock registers in 24-hour BCD format. The time written is referred to as the "Base Time." This value is stored in non-volatile registers and used in calculation of the current time. Reset the write bit to "0" to transfer the time to the actual clock counters, The clock will start counting at the new base time. #### **BACKUP POWER** The RTC is intended to keep time even when system power is lost. When primary power, $V_{CC}$ , drops below $V_{SWITCH}$ , the real time clock will switch to the backup power supply connected to either the $V_{RTC-cap}$ or $V_{RTCbat}$ pin. The clock oscillator uses a maximum of 300 nanoamps at 2 volts to maximize the backup time available from the backup source. You can power the real time clock with either a capacitor or a battery. Factors to be considered when choosing a backup power source include the expected duration of power outages and the cost and reliability trade-off of using a battery versus a capacitor. If you select a capacitor power source, connect the capacitor to the $V_{RTCcap}$ pin and leave the $V_{RTCbat}$ pin unconnected. Capacitor backup time values based on maximum current specs are shown below. Nominal times are approximately 3 times longer. | Capacitor Value | Backup Time | | | |-----------------|-------------|--|--| | 0.1 F | 72 hours | | | | 0.47 F | 14 days | | | | 1.0 F | 30 days | | | A capacitor has the obvious advantage of being more reliable and not containing hazardous materials. The capacitor is recharged every time the power is turned on so that the real time clock continues to have the same backup time over years of operation If you select a battery power source, connect the battery to the $V_{RTCbat}$ pin and leave the $V_{RTCcap}$ pin unconnected. A 3V lithium is recommended for this application. The battery capacity should be chosen for the total anticipated cumulative down-time required over the life of the system. The real time clock is designed with a diode internally connected to the V<sub>RTCbat</sub> pin. This prevents the battery from ever being charged by the circuit. # STOPPING AND STARTING THE RTC OSCILLATOR The OSCEN bit in Calibration register at 0x7FF8 enables RTC oscillator operation. This bit is non-volatile and shipped to customers in the "enabled" state (set to 0). OSCEN should be set to a 1 to preserve battery life while the system is in storage. This will turn off the oscillator circuit extending the battery life. If the OSCEN bit goes from disabled to enabled, it will typically take 5 seconds (10 seconds max) for the oscillator to start. #### STK17T88 The STK17T88 has the ability to detect oscillator failure due to loss of backup power. The failure is recorded by the OSCF (Oscillator Failed bit) of the Flags register (at address 0x7FF0). When the device is powered on ( $V_{CC}$ goes above $V_{SWITCH}$ ) the OSCEN bit is checked for "enabled" status. If the OSCEN bit is enabled and the oscillator is not active within 5 ms, the OSCF bit is set. The user should check for this condition and then write a 0 to clear the flag. When the OSCF flag bit, the real time clock registers are reset to the "Base Time" (see the section "Setting the Clock"), the value last written to the real time clock registers. The value of OSCF should be reset to 0 when the real time clock registers are written for the first time. This will initialize the state of this bit since it may have become set when the system was first powered on. To reset OSCF, set the write bit "W" (in the Flags register at 0x7FF0) to a "1" to enable writes to the Flags register. Write a "0" to the OSCF bit and then reset the write bit to "0" to disable writes. #### CALIBRATING THE CLOCK The RTC is driven by a quartz controlled oscillator with a nominal frequency of 32.768 KHz. Clock accuracy will depend on the quality of the crystal specified (usually 35 ppm at 25 C). This error could equate to 1.53 minutes gain or loss per month. The STK17T88 employs a calibration circuit that can improve the accuracy to +1/-2 ppm at 25 C. The calibration circuit adds or subtracts counts from the oscillator divider circuit. The number of time pulses added or subtracted depends upon the value loaded into the five calibration bits found in Calibration register (at 0x7FF8). Adding counts speeds the clock up; subtracting counts slows the clock down. The Calibration bits occupy the five lower order bits of the register. These bits can be set to represent any value between 0 and 31 in binary form. Bit D5 is a Sign bit, where a "1" indicates positive calibration and a "0" indicates negative calibration. Calibration occurs during a 64 minute period. The first 62 minutes in the cycle may, once per minute, have one second either shortened by 128 or lengthened by 256 oscillator cycles. If a binary "1" is loaded into the register, only the first 2 minutes of the 64 minute cycle will be modified; if a binary 6 is loaded, the first 12 will be affected, and so on. Therefore each calibration step has the effect of adding 512 or subtracting 256 oscillator cycles for every 125,829,120 actual oscillator cycles. That is +4.068 or -2.034 ppm of adjustment per calibration step in the Calibration register. The calibration register value is determined during system test by setting the CAL bit in the Flags register (at 0x7FF0) to 1. This causes the INT pin to toggle at a nominal 512 Hz. This frequency can be measured with a frequency counter. Any deviation measured from the 512 Hz will indicate the degree and direction of the required correction. For example, a reading of 512.01024 Hz would indicate a +20 ppm error, requiring a -10 (001010) to be loaded into the Calibration register. Note that setting or changing the calibration register does not affect the frequency test output frequency. To set or clear CAL, set the write bit "W" (in the Flags register at 0x7FF0) to a "1" to enable writes to the Flags register. Write a value to CAL and then reset the write bit to "0" to disable writes. The default Calibration register value from the factory is 00h. The user calibration value loaded is retained during a power loss. #### ALARM The alarm function compares a user-programmed alarm time/date (stored in registers 0x7FF1-5) with the real time clock time-of-day/date values. When a match occurs, the alarm flag (AF) is set and an interrupt is generated if the alarm interrupt is enabled. The alarm flag is automatically reset when the Flags register is read. Each of the alarm registers has a match bit as its MSB. Setting the match bit to a 1 disables this alarm register from the alarm comparison. When the match bit is 0, the alarm register is compared with the equivalent real time clock register. Using the match bits, an alarm can occur as specifically as one particular second on one day of the month or as frequently as once per minute. Note: The product requires the match bit for seconds (0x7FF2, bit D7) be set to 0 for proper operation of the Alarm Flag and Interrupt. The alarm value should be initialized on power-up by software since the alarm registers are not non-volatile. #### STK17T88 To set or clear the Alarm registers, set the write bit "W" (in the Flags register at 0x7FF0) to a "1" to enable writes to the Alarm registers. Write an alarm-value to the alarm registers and then reset the write bit to "0" to disable writes. #### WATCHDOG TIMER The watchdog timer is designed to interrupt or reset the processor should its program get hung in a loop and not respond in a timely manner. The software must reload the watchdog timer before it counts down to zero to prevent this interrupt or reset. The watchdog timer is a free-running-down counter that uses the 32Hz clock (31.25 ms) derived from the crystal oscillator. The watchdog timer function does not operate unless the oscillator is running. The watchdog counter is loaded with a starting value from the load register and then counts down to zero, setting the watchdog flag (WDF) and generating an interrupt if the watchdog interrupt is enabled. The watchdog flag bit is reset when the Flags register is read. The operating software would normally reload the counter by setting the watchdog strobe bit (WDS) to 1 within the timing interval programmed into the load register. To use the watchdog timer to reset the processor on timeout, the INT is tied to processor master reset and Interrupt register is programmed to 24h to enable interrupts to pulse the reset pin on timeout. To load the watchdog timer, set a new value into the load register by writing a "0" to the watchdog write bit (WDW) of the watchdog register (at 0x7FF7). Then load a new value into the load register. Once the new value is loaded, the watchdog write bit is then set to 1 to disable watchdog writes. The watchdog strobe bit (WDS) is set to 1 to load this value into the watchdog timer. Note: Setting the load register to zero will disable the watchdog timer function. The system software should initialize the watchdog load register on power-up to the desired value since the register is not non-volatile. #### **POWER MONITOR** The STK17T88 provides a power monitor function. The power monitor is based on an internal band-gap reference circuit that compares the $V_{\text{CC}}$ voltage to $V_{\text{SWITCH}}$ . When the power supply drops below V<sub>SWITCH</sub>, the real time clock circuit is switched to the backup supply (battery or capacitor). When operating from the backup source, no data may be read or written and the clock functions are not available to the user. The clock continues to operate in the background. Updated clock data is available to the user $t_{\mbox{\scriptsize HRECALL}}$ delay after $V_{\mbox{\scriptsize CC}}$ has been restored to the device. When the power is lost, the PF flag in the Flags register is set to indicate the power failure and an interrupt is generated if the power fail interrupt is enabled (interrupt register=20h). The INT line would normally be tied to the processor master reset input to perform power-off reset. #### **INTERRUPTS** The STK17T88 has a Flags register, Interrupt register, and interrupt logic that can interrupt the microcontroller or general a power-up master reset signal. There are three potential interrupt sources: the watchdog timer, the power monitor, and the clock alarm. Each can be individually enabled to drive the INT pin by setting the appropriate bit in the Interrupt register. In addition, each has an associated flag bit in the Flags register that the host processor can read to determine the interrupt source. Two bits in the interrupt register determine the operation of the INT pin driver. A functional diagram of the interrupt logic is shown below. Figure 6. Interrupt Block Diagram #### **INTERRUPT REGISTER** Watchdog Interrupt Enable (WIE). When set to 1, the watchdog timer drives the INT pin when a watchdog time-out occurs. When WIE is set to 0, the watchdog time-out only sets the WDF flag bit. Alarm Interrupt Enable (AIE). When set to 1, the INT pin is driven when an alarm match occurs. When set to 0, the alarm match only sets the AF flag bit. Power Fail Interrupt Enable (PFE). When set to 1, the INT pin is driven by a power fail signal from the power monitor. When set to 0, only the PF flag is set. High/Low (H/L). When set to a 1, the INT pin is active high and the driver mode is push-pull. The INT pin can drive high only when $V_{\rm CC}>V_{\rm SWITCH}$ . When set to a 0, the INT pin is active low and the drive mode is open-drain. The active low (open drain) output is maintained even when power is lost. Pulse/Level (P/L). When set to a 1, the INT pin is driven for approximately 200 ms when the interrupt occurs. The pulse is reset when the Flags register is read. When P/L is set to a 0, the INT pin is driven high or low (determined by H/L) until the Flags register is read. The Interrupt register is loaded with the default value 00h at the factory. The user should configure the Interrupt register to the value desired for their desired mode of operation. Once configured, the value is retained during power failures. #### **FLAGS REGISTER** The Flags register has three flag bits: WDF, AF, and PF. These flags are set by the watchdog time-out, alarm match, or power fail monitor respectively. The processor can either poll this register or enable the interrupts to be informed when a flag is set. The flags are automatically reset once the register is read. The Flags register is automatically loaded with the value 00h on power up (with the exception of the OSCF bit). #### RTC REGISTER MAP | Dogiotor | | | В | CD Forma | t Data | | | | Function / Bongs | |----------|-----------|-------|--------------------|-----------------|---------------|-----------|---------------------------|--------------------------|-------------------------------| | Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Function / Range | | 0x7FFF | | 10s \ | ears/ | | | Υ | ears/ | | Years: 00-99 | | 0x7FFE | 0 | 0 | 0 | 10s<br>Months | Months | | | Months: 01-12 | | | 0x7FFD | 0 | 0 | | Day of<br>lonth | | Day o | f Month | | Day of Month: 01-<br>31 | | 0x7FFC | 0 | 0 | 0 | 0 | 0 | D | ay of W | eek | Day of week: 01-07 | | 0x7FFB | 0 | 0 | 10s | s Hours Hours | | | | | Hours: 00-23 | | 0x7FFA | 0 | 10 | Os Minutes Minutes | | | | | | Minutes: 00-59 | | 0x7FF9 | 0 | 10 | s Seconds Seconds | | | | | Seconds: 00-59 | | | 0x7FF8 | OSCE<br>N | 0 | Cal<br>Sign | | С | alibratio | n 🚜 | | Calibration values* | | 0x7FF7 | WDS | WDW | | • | WI | DT | LA TE | | Watchdog* | | 0x7FF6 | WIE | AIE | PFE | 0 | H/L | P/L | 0 | 0 | Interrupts* | | 0x7FF5 | М | 0 | | Alarm<br>Date | 1 CE | Aları | m Day | | Alarm, Day of<br>Month: 01-31 | | 0x7FF4 | М | 0 | | Alarm<br>ours | | Alarm | n Hours | | Alarm, hours: 00-23 | | 0x7FF3 | М | 10 A | larm Mi | nutes | Alarm Minutes | | Alarm, minutes: 00-<br>59 | | | | 0x7FF2 | М | 10 AI | arm Se | conds | Alarm Seconds | | | Alarm, seconds:<br>00-59 | | <sup>\*</sup>A binary value, not a BCD value. 0 - Not implemented, reserved for future use. Default Settings of non-volatile Calibration and Interrupt registers from factory Calibration Register=00h Interrupt Register=00h The User should configure to the desired value at startup or during operation and the value is then retained during a power failure. ## **Register Map Detail** | 0x7FFF | Real Time Clock – Years | | | | | | | | | | | | |--------|-------------------------|--------------------------------------------------------------------------------------|------------|---------------|-----------|-------------|-------------|-----------|--|--|--|--| | 0.7111 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | | 10s Y | ears | | Years | | | | | | | | | | Contair | ns the lower | two BCD | digits of the | year. Low | er nibble c | ontains the | value for | | | | | | | | years; upper nibble contains the value for 10s of years. Each nibble operates from 0 | | | | | | | | | | | | | to 9. Th | ne range for | the regist | er is 0-99. | | | | | | | | | | 0x7FFE | Real Time Clock – Months | | | | | | | | | | | |--------|--------------------------|----|-------------|--------------|--------|----|----|-------------------------------|--|--|--| | OXIIIL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | 0 | 0 | 0 | 10s<br>Month | Months | | | | | | | | | ates fro | | pper nibble | (one bit) co | | | | git and oper-<br>es from 0 to | | | | | 0x7FFD | Real Time Clock - Date | | | | | | | | | | | |----------|-------------------------------------------------------------------------------------------|---------------|---------------|------------|------------|---------------|--------------|-----|--|--|--| | 0.7711.0 | D7 | D6 | D5 | D4% | D3 | D2 | D1 | D0 | | | | | | 0 | 0 | 10s Day | of month | ~O, | Day o | of month | | | | | | | Contains the BCD digits for the date of the month. Lower nibble contains the lower digit | | | | | | | | | | | | | and operates from 0 to 9; upper nibble contains the upper digit and operates from 0 to 3. | | | | | | | | | | | | | The rang | ge for the re | egister is 1- | 31. Leap y | ears are a | automatically | adjusted for | or. | | | | | 0x7FFC | Real Time Clock – Day | | | | | | | | | | | |--------|-----------------------|--------------|------------|----|------------|-------------|----|----------------------------|--|--|--| | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | 0 | 0 | 0 | 0 | 0 | Day of week | | | | | | | | ring cou | unter that c | ounts from | | returns to | 1. The use | • | ne week is a<br>gn meaning | | | | | 0x7FFB | Real Time Clock – Hours | | | | | | | | | | | |--------|-------------------------|----|-------------|--------------|-------------|-------------|-----------------------------|----|--|--|--| | UXTEED | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | 0 | 0 | 10s l | Hours | Hours | | | | | | | | | digit an | | from 0 to 9 | 9; upper nib | ble (two bi | ts) contain | oble contain<br>s the upper | | | | | | 0x7FFA | Real Time Clock – Minutes | | | | | | | | | | | |--------|---------------------------|----|-------------|-------------|---------|----|-----------------------------|---------------------------|--|--|--| | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | 0 | • | 10s Minutes | S | Minutes | | | | | | | | | ates fro | | pper nibble | contains th | | | e lower digit<br>and operat | and oper-<br>es from 0 to | | | | | 0x7FF9 | Real Time Clock – Seconds | | | | | | | | | | | |---------|---------------------------|----|-------------|--------------|---------|----|-----------------------------|----|--|--|--| | 0.71119 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | 0 | 1 | 0s Second | s | Seconds | | | | | | | | | ates fro | | pper nibble | e contains t | | | e lower digi<br>erates from | • | | | | | | | | | | | -8- | | | |---------------------|------------|---------------------------|-------------------|--------------|-------------|---------------------------|--------------|-----------------------| | 0v7FF0 | | | | Ca | libration | | | | | 0x7FF8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | OSCEN | 0 | Calibrat ion Sign | T No. | COM | Calibratio | on | | | OSCEN | | | | | | abled. Wher citor power o | • | he oscillator<br>age. | | Calibration<br>Sign | | es if the ca<br>ime-base. | libration ad | justment i | s applied a | s an additio | n to or as a | subtraction | | Calibration | These five | e bits contr | ol the calib | ration of th | ne clock. | | | | | 0×7FF7 | | | | Watch | dog Timer | | | | | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------------------------------------------|-------------|------------|------------|----|--| | 0x7FF7 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | WDS | WDW | | | ٧ | VDT | | | | | WDS | is cleared | Watchdog Strobe. Setting this bit to 1 reloads and restarts the watchdog timer. The bit is cleared automatically once the watchdog timer is reset. The WDS bit is write only. Reading it always will return a 0. | | | | | | | | | WDW | value (Wi | DT5-WDT0 | ). This allo | is bit to 1 to<br>ws the user<br>bit to 0 allo | to strobe t | he watchdo | og without | | | | WDT | the time-out value. Setting this bit to 0 allows bits 5-0 to be written. Watchdog time-out selection. The watchdog timer interval is selected by the 6-bit value in this register. It represents a multiplier of the 32 Hz count (31.25 ms). The range or time-out values is 31.25 ms (a setting of 1) to 2 seconds (setting of 3Fh). Setting the watchdog timer register to 0 disables the timer. These bits can be written only if the WDW bit was cleared to 0 on a previous cycle. | | | | | | | | | | 07550 | | | | Inte | errupt | | | | | | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------------|----------|-------------|----------------------------|---------------------------|--|--| | 0x7FF6 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | WIE | AIE | PFIE | ABE | H/L | P/L | 0 | 0 | | | | WIE | watchdog | Watchdog Interrupt Enable. When set to 1 and a watchdog time-out occurs, the watchdog timer drives the INT pin as well as setting the WDF flag. When set to 0, the watchdog time-out only sets the WDF flag. | | | | | | | | | | AIE | | • | | et to 1, the 0, the alar | | | he INT pin a<br>e AF flag. | as well as | | | | PFIE | | | | o 1, a powe<br>ower failure | | | • | ll as setting | | | | 0 | Reserved | I for Future | Use | | | | | | | | | H/L | _ | High/Low. When set to a 1, the INT pin is driven active high. When set to 0, the INT pin is open drain, active low. | | | | | | | | | | P/L | interrupt s | source for a | approximate | | When set | to a 0, the | mined by H<br>INT pin is o | /L) by an<br>driven to an | | | | | The state of s | | | | | | | | | | | 07555 | | | | Alarn | n – Day | CI. | | | |--------|----|----------------------|---------|--------------|-----------------------------|------------|---------------|---------------| | 0x7FF5 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | M | 0 | 10s Ala | rm Date | CO | Alar | m Date | | | | | the alarm value date | | e date of th | e month an | d the masl | k bit to sele | ect or | | М | | | | | value to be<br>ore the date | | e alarm ma | atch. Setting | | 07554 | Alarm – Hours | | | | | | | | | | |--------|-----------------|-----------|-----------------------------|-------------|------------|--------------|-------------|--------------|--|--| | 0x7FF4 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | M | 0 | 10s Alar | m Hours | | Alarr | n Hours | | | | | | Contains value. | the alarm | value for the | e hours and | d the mask | bit to selec | t or desele | ct the hours | | | | M | | • | oit to 0 caus<br>causes the | | | | | match. | | | | 07550 | | | | Alarm - | <ul><li>Minutes</li></ul> | | | | | | |--------|--------------------|----------------------------------------------------------------------|-------------|----------------------------|---------------------------|--------------|--------------|-----------|--|--| | 0x7FF3 | D7 | D7 D6 D5 D4 D3 D2 D1 | | | | | | | | | | | M | 10s | Alarm Min | utes | | Alarm | n Minutes | | | | | | Contains minutes v | | alue for th | e minutes a | and the mas | sk bit to se | lect or dese | elect the | | | | M | | • | | ses the min<br>match circu | | | | n match. | | | | 0x7FF2 | Alarm – Seconds | | | | | | | | | | | |--------|-------------------|--------------------------------|-------------|-------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------|--|--|--| | UX/FFZ | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | M | 10s | Alarm Sec | onds | | Alarm | Seconds | | | | | | | Contains seconds' | | alue for th | e seconds a | and the ma | sk bit to se | elect or desc | elect the | | | | | М | | etting this b<br>is bit to 1 c | | | | and the second s | d in the alar<br>ds value. | m match. | | | | | | | | | | 1. 花如 | cn | | | | | | | 0x7FF1 | | | Real | Time C | lock – Cen | turies | | | |--------|----------|--------|----------------|-----------|---------------|------------|---------|--------------| | UX/FFI | D7 | D6 | D5 | D4 | <b>D</b> 3 | D2 | D1 | D0 | | | | 10s Ce | nturies | | | Cei | nturies | | | | | | D value of C | 7 | | | | • | | | operates | | ; upper nibble | | | | • | perates from | | | | 0 | to 9. The ran | ge for th | e register is | 0-99 centu | ıries. | | ## STK17T88 | 07550 | | | | F | lags | | | | | | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------|--------------------------------------------|-------------|------------|-----------|-------------|--|--| | 0x7FF0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | WDF | AF | PF | OSCF | 0 | CAL | W | R | | | | WDF | Watchdog Timer Flag. This read-only bit is set to 1 when the watchdog timer is allowed to reach 0 without being reset by the user. It is cleared to 0 when the Flags register is read or on power-up | | | | | | | | | | | AF | stored in | - | egisters wi | s set to 1 w<br>th the matc | | | | | | | | PF | | • | • | bit is set to<br>I to 0 when | • | | • | | | | | OSCF | running ir | n the first 5r<br>lock value i | ns of opera | power-up of ation. This in the realid. The | ndicates th | at the RTC | backup po | ower failed | | | | CAL | Calibration Mode. When set to 1, a 512Hz square wave is output on the INT pin. When set to 0, the INT pin resumes normal operation. This bit defaults to 0 (disabled) on power up. | | | | | | | | | | | W | Write Time. Setting the W bit to 1 freezes updates of the RTC registers. The user can then write to the RTC registers, Alarm registers, Calibration register, Interrupt register and Flags register. Setting the W bit to 0 disables writes to the registers and causes the contents of the real time clock registers to be transferred to the timekeeping counters if the time has changed (a new base time is loaded). The bit defaults to 0 on power up. | | | | | | | | | | | R | Read Time. Setting the R bit to 1 captures the current time in holding registers so that clock updates are not during during the reading process. Set the R bit to 0 to enable the holding register to resume clock updates. The bit defaults to 0 on power up. | | | | | | | | | | ### **Commercial and Industrial Ordering Information** #### **Ordering Codes** | STK17T88-RF25 | 3.3V 32Kx8 AutoStore nvSRAM+RTC SSOP48-300 | Commercial | |------------------|--------------------------------------------|------------| | STK17T88-RF45 | 3.3V 32Kx8 AutoStore nvSRAM+RTC SSOP48-300 | Commercial | | STK17T88-RF25TR | 3.3V 32Kx8 AutoStore nvSRAM+RTC SSOP48-300 | Commercial | | STK17T88-RF45TR | 3.3V 32Kx8 AutoStore nvSRAM+RTC SSOP48-300 | Commercial | | STK17T88-RF25I | 3.3V 32Kx8 AutoStore nvSRAM+RTC SSOP48-300 | Industrial | | STK17T88-RF45I | 3.3V 32Kx8 AutoStore nvSRAM+RTC SSOP48-300 | Industrial | | STK17T88-RF25ITR | 3.3V 32Kx8 AutoStore nvSRAM+RTC SSOP48-300 | Industrial | | STK17T88-RF45ITR | 3 3V 32Kx8 AutoStore nvSRAM+RTC_SSOP48-300 | Industrial | ## **Package Drawing** #### 48 Pin SSOP ## **Document Revision History** | Rev | Date | | | | Change | | | |-----|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------| | 0.0 | February 2003 | Publish new dat | a sheet | | | | | | 0.1 | March 2003 | Remove 525 mi<br>AutoStore descr | | | P and 40 pin DIF | Ppackages. Modified block diagral | m in | | 1.0 | December 2004 | Parameter Vcap Min tvccrise Icc1 Max Co Icc1 Max Co Icc1 Max Ind Icc1 Max Ind Icc1 Max Ind Icc1 Max Ithrecall tstore trecall tglov | 10 μ<br>NA<br>m. 35 m<br>m. 40 m<br>m. 50 m<br>l. 35 m<br>l. 45 m | nA<br>nA<br>nA<br>nA<br>nA<br>nA<br>mA<br>mA<br>mA<br>s | New Value 17 μF 150 μs 50 mA 55 mA 65 mA 55 mA 60 mA 70 mA 3.0 m 3 mA 20 ms 12.5 ms 40 μs | New Spec @ 45 ns access @ 35 ns access @ 25 ns access @ 45 ns access @ 35 ns access @ 25 ns access Com. & Ind. Com. & Ind. | | | | | | | 132 | ·om· | | | | 1.1 | January 2005 | Changed "N" pa | ickage referer | ice to "R" p | oackage. | | | | 1.2 | April 2005 | Changed RTC r | egister unuse | d bits "X" t | o require zero "0 | " value when writing values. | | | 1.3 | October 2005 | Parameter Icc3 Max C ICC3 Max ISB Max C ISB Max Interpretation of the control | om.<br>Ind.<br>som.<br>nd. | Old Value 5 mA 2 mA 2 mA 40 µa 12.5 ms 1 x10 16 1 min 10 sec 2.2 pF 47 pF | New Value 10 mA 10 mA 3 mA 3 mA 60 μs 5 15 ms 5x10 <sup>5</sup> 10 sec 5 sec 0 pF 56 pF | Notes Soft Recall Industrial Grade Only Contact Simtex for details @ MIN Temperature @ 25C from Power UP RTC Output Cap RTC Input Cap | | | 1.4 | December 2005 | Parameter t <sub>RECALL</sub> t <sub>SS</sub> NV <sub>C</sub> DATA <sub>R</sub> | Old Value 60 µs Undefined 1 Million 100 Years Unspecifie Temperatu | 100<br>70 µ<br>500<br>at 20 `d Ten | JS | Notes Soft Recall New Spec Nonvolatile STORE operation Data Retention New Specification | ons | ### STK17T88 | Rev | Date | | | Char | nge | |-----|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------| | 1.5 | March 2006 | Removed Leaded | d lead finish. | | | | 1.6 | July 2006 | Parameter | Old<br>Value | New Value | Notes | | | | t <sub>HRE CALL</sub> | 20 ms | 40 ms | Power-up RECALL duration | | | | NV <sub>C</sub> | 500K | 200K | New Nonvolatile Store Cycle<br>Spec | | | | DATA <sub>R</sub> | 20 Years<br>@ 85 C | 20 Years @<br>55 C | New Data Retention Spec | | | | V <sub>SWITCH</sub> Min | 2.55 V | | No Min. Spec | | 1.7 | March 2007 | lout for HSB=-10 tEHAX, tGHAX sp tELAX, tGLAX sp tDELAY Max spe tHLBL specificati tSS spec of 70 us ABE Bit Remove Interrupt Register Flag Bits (WDF, A W-bit in Flag Reg Add Tape & Reel Add Product Orde | pecification of 1 ecification delet cification of 70 upon deleted Schanged from Interrupit Initializes to 00 AF, PF) Initialize Wordering Option | ed us added min to max. t Register th to Zero /rites to RTC, Alar | rm, Calibration, Interrupt, and Flag Registers. | #### SIMTEK STK17T88 Datasheet, March 2007 Copyright 2007, Simtek Corporation. All rights reserved. This datasheet may only be printed for the expressed use of Simtek Customers. No part of the datasheet may be reproduced in any other form or means without the express written permission from Simtek Corporation. The information contained in this publication is believed to be accurate, but changes may be made without notice. Simtek does not assume responsibility for, or grant or imply any warranty, including MER-CHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE regarding this information, the product or its use. Nothing herein constitutes a license, grant or transfer of any rights to any Simtek patent, copyright, trademark, or other proprietary right.