Production Data Sept 1996 Rev 2.1

# 8-Bit ADCs with Serial Interface and Differential or Dual Inputs

#### **Description**

WM0831 and WM0832 are 8-bit analogue to digital converters (ADC) with serial I/O interfaces, providing a choice of input configurations in 8-pin SO or DIP packages. WM0831 has a differential input, also configurable as a single ended input. A-D conversion results are serially output on Data Out (DO) under the control of clock and chip select inputs. The device has a separate voltage reference input.

WM0832's two input multiplexer is configurable via the Data In (DI) serial input, as two single ended inputs or a single differential input. The voltage reference operates ratiometrically and is internally connected to the VCC pin. Conversion is initiated by bringing and holding chip select low while providing a clock input. With WM0831's fixed input configuration, the conversion result is output at DO on the clock's falling edges in MSB to LSB order.

With WM0832's configurable input multiplexer, data is input to DI on the rising edges of the clock to setup the Mux and initiate conversion. Conversion results appear serially at DO on the falling edges of the clock, first in MSB to LSB order, and then repeated in LSB to MSB order.

WM0831/2 operate on 5V or 3.3V supply voltages and are available in small outline and DIP packages for commercial (0 to 70°C) and industrial (-40 to 85°C) temperature ranges.

#### **Features**

- Functionally Equivalent to National Semiconductor ADC0831 and ADC0832
- . WM0831: Differential or single ended input
- WM0832: Two single ended inputs or a single differential input
- Ratiometric reference input (fixed for WM0832)
- Serial I/O interface
- Input range 0 to Vcc with Vcc Reference
- 8 pin package, SO or DIP
- 5V and 3.3V variants
- Total Unadjusted Error: ± 1 LSB
- 8-bit resolution
- 32 μs conversion time at fclock = 250 kHz

### **Applications**

- · Embedding with remote sensors
- · Equipment health monitoring
- Automotive
- Industrial control

### **Block Diagrams**

### WM0831



### WM0832



### **Pin Configuration**

### Top View 8 pin P (DIP) and D (SO) packages



### **Ordering Information**

#### 5V devices

| DEVICE   | TEMP. RANGE   | PACKAGE           |
|----------|---------------|-------------------|
| WM0831CP | 0°C to 70°C   | 8 pin plastic DIP |
| WM0831CD | 0°C to 70°C   | 8 pin plastic SO  |
| WM0831IP | -40°C to 85°C | 8 pin plastic DIP |
| WM0831ID | -40°C to 85°C | 8 pin plastic SO  |
| WM0832CP | 0°C to 70°C   | 8 pin plastic DIP |
| WM0832CD | 0°C to 70°C € | 8 pin plastic SO  |
| WM0832IP | -40°C to 85°C | 8 pin plastic DIP |
| WM0832ID | -40°C to 85°C | 8 pin plastic SO  |

#### 3.3V devices

|   | DEVICE    | TEMP. RANGE              | PACKAGE           |
|---|-----------|--------------------------|-------------------|
|   | WM0831LCP | 0°C to 70°C              | 8 pin plastic DIP |
| ì | WM0831LCD | <sup>●</sup> 0°C to 70°C | 8 pin plastic SO  |
|   | WM0831LIP | -40°C to 85°C            | 8 pin plastic DIP |
| Į | WM0831LID | -40°C to 85°C            | 8 pin plastic SO  |
|   | WM0832LCP | 0°C to 70°C              | 8 pin plastic DIP |
|   | WM0832LCD | 0°C to 70°C              | 8 pin plastic SO  |
|   | WM0832LIP | -40°C to 85°C            | 8 pin plastic DIP |
|   | WM0832LID | -40°C to 85°C            | 8 pin plastic SO  |



### **Absolute Maximum Ratings (note 1)**

Operating temperature range, TA . . . . TMIN to TMAX WM083\_C\_ (C suffix) . . . . . 0°C to +70°C WM083\_I\_ (I suffix) . . . . . -40°C to +85°C Storage Temperature . . . . - 65°C to +150°C Soldering Information:

Lead Temperature 1.6 mm (1/16) from case for 10 seconds: D or P package . . . . . 260°C

### **Recommended Operating Conditions (5V)**

|                                |                 | SYMBOL  | MIN | NOMINAL | MAX | UNIT |
|--------------------------------|-----------------|---------|-----|---------|-----|------|
| Supply voltage                 |                 | Vcc     | 4.5 | 5       | 5.5 | V    |
| High level input voltage       |                 | ViH     | 2   |         |     | V    |
| Low level input voltage        |                 | VIL     |     |         | 0.8 | V    |
| Clock frequency                | Clock frequency |         | 10  |         | 600 | KHz  |
| Clock duty cycle (see Note 4)  |                 | Dclk    | 40  |         | 60  | %    |
| Pulse duration CS high         |                 | twH(CS) |     | 220     |     | ns   |
| Operating free-air temperature | C suffix        | TA      | 0   |         | 70  | °C   |
|                                | I Suffix        | TA      | -40 |         | 85  |      |

Electrical Characteristics (5V)  $V_{\text{CC}} = 5V, \text{ VREF} = 5V, \text{ FCLK} = 250 \text{ KHz}, \text{ TA} = \text{TMIN to TMAX}, \text{ tr} = \text{tf} = 20 \text{ ns}, \text{ unless otherwise stated}.$ 

| PARAMETER                       | SYMBOL      | TEST C         | ONDITIONS                 | MIN      | TYP    | MAX  | UNIT        |
|---------------------------------|-------------|----------------|---------------------------|----------|--------|------|-------------|
| Digital Inputs                  |             |                |                           |          |        | 1    |             |
| High level output voltage       | Vон         | Vcc = 4.75 \   | /, IoH = -360 μA          | 2.4      |        |      | V           |
|                                 |             |                | /, loн = -10 µA           | 4.5      |        |      | V           |
| Low level output voltage        | Vol         |                | /, loн = 1.6 mA           |          |        | 0.4  | V           |
| High level input current        | lн          | VIH = 5 V      | ,                         |          | 0.005  | 1    | μΑ          |
| Low level input current         | IL          | VIL = 0 V      |                           |          | -0.005 | -1   | μA          |
| High level output (source)      | Юн          | Vон = 0 V      |                           | -6.5     | -24    |      | mΑ          |
| current                         |             |                |                           | 4.       | 100    |      |             |
| Low level output (sink) current | loL         | Vol = Vcc      |                           | 8 %      | 26     |      | mA          |
| High impedance-state            | loz         | Vo = 5 V       |                           | A 12     | 0.01   | 3    | μΑ          |
| output current (DO)             |             | Vo = 0 V       | 4 %                       | 7        | -0.01  | -3   | <u>.</u> μΑ |
| Input capacitance               | Cı          |                | 130                       | 5        |        |      | pF          |
| Output capacitance              | Со          |                |                           | 5        |        |      | pF          |
| Converter and Multiplexer       |             |                |                           |          |        |      | •           |
| Total unadjusted error          | TUE         | VREF = 5 V.    | (note 7)                  |          |        | ±1   | LSB         |
| Differential Linearity          |             | (note 8)       |                           | 8        |        |      | Bits        |
| Supply voltage variation error  | Vs(error)   | Vcc = 4.75     | / to 5.25 V               |          | ±1/16  | ±1/4 | LSB         |
| Common mode error               |             | Differential r | node                      |          | ±1/16  | ±1/4 | LSB         |
| Common mode input voltage       | Vicr        | (note 9)       |                           | GND-0.05 |        |      | V           |
| range                           |             |                |                           | Vcc+0.05 |        |      |             |
| Standby input leakage           | II(stdby)   | On-channel     | VI = 5 V at ON ch.        |          |        | 1    | μΑ          |
| current (note 10)               |             | Off-channel    | VI = 0 V at OFF ch.       |          |        | -1   | μΑ          |
|                                 |             | On-channel     | VI = 0 V at ON ch.        |          |        | -1   | μΑ          |
|                                 |             | Off-channel    | VI = 5 V at OFF ch.       |          |        | 1    | μΑ          |
| Conversion time                 | tconv       | Excluding M    | UX addressing time        |          |        | 8    | clock       |
|                                 |             |                |                           |          |        |      | periods     |
| Reference Inputs                |             |                |                           |          |        |      |             |
| Input resistance to             | Ri(REF)     | Can only be    | tested for WM0831         | 1.3      | 2.4    | 5.9  | kΩ          |
| reference ladder                |             |                |                           |          |        |      |             |
| Total device                    |             |                |                           |          |        |      |             |
| Supply current WM0831           | Icc         |                |                           |          | 0.6    | 1.25 | mA          |
| Supply current WM0832           | Icc         | ( note 11)     |                           |          | 2.5    | 4.7  | mA          |
| Timing Parameters               |             |                |                           |          |        |      |             |
| Setup time, CS low or           | tsu         |                |                           | 350      |        |      | ns          |
| WM0832 data valid before        |             |                |                           |          |        |      |             |
| clock ↑                         |             |                |                           |          |        |      |             |
| Hold time, WM0832 data          | <b>t</b> h  |                |                           | 90       |        |      | ns          |
| valid after clock ↑             |             |                |                           |          |        |      |             |
| Propagation delay time,         |             | MSB data fi    |                           |          |        | 1500 | ns          |
| output data after clock ¥       | <b>t</b> pd | LSB data fire  |                           |          |        | 600  | ns          |
| Output disable time, DO         | tdis        | CL = 10 pF,    | $RL = 10 \text{ k}\Omega$ |          | 125    | 250  | ns          |
| after CS ∱                      |             | CL = 100 pF    | $RL = 2 k\Omega$          |          |        | 500  | ns          |

## **Recommended Operating Conditions (3.3V)**

|                                |          | SYMBOL  | MIN | NOMINAL | MAX      | UNIT |
|--------------------------------|----------|---------|-----|---------|----------|------|
| Supply voltage                 |          | Vcc     | 2.7 | 3.3     | 3.6      | V    |
| High level input voltage       |          | ViH     | 2   |         |          | V    |
| Low level input voltage        |          | VIL     |     |         | 0.8      | V    |
| Clock frequency (Vcc = 3.3V)   |          | fclock  | 10  |         | 600      | KHz  |
| Clock duty cycle (see Note 4)  |          | Dclk    | 40  |         | 60       | %    |
| Pulse duration CS high         |          | twH(CS) | 220 |         |          | ns   |
| Operating free-air temperature | C suffix | TA      | 0   |         | 70       | °C   |
|                                | I Suffix | TA      | -40 |         | 70<br>85 |      |
|                                |          | 2       | A   | S.CO    |          |      |

Electrical Characteristics (3.3V)  $V_{\text{CC}} = 3.3\text{V, fCLK} = 250\text{KHz, TA} = \text{TMIN to TMAX, tr} = \text{tf} = 20 \text{ ns, unless otherwise stated.}$ 

| PARAMETER                         | SYMBOL    | TEST C         | ONDITIONS          | MIN      | TYP    | MAX  | UNIT       |
|-----------------------------------|-----------|----------------|--------------------|----------|--------|------|------------|
| Digital Inputs                    |           |                |                    |          |        |      |            |
| High level output voltage         | Vон       | Vcc = 3V, lo   | H = -360 μA        | 2.4      |        |      | V          |
| 3 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 |           | Vcc = 3 V, Ic  |                    | 2.8      |        |      | V          |
| Low level output voltage          | Vol       | Vcc = 3V, lo   |                    |          |        | 0.4  | V          |
| High level input current          | lн        | VIH = 3.6 V    |                    |          | 0.005  | 1    | μΑ         |
| Low level input current           | IL        | VIL = 0 V      |                    |          | -0.005 | -1   | μA         |
| High level output (source)        | Юн        | Vон = 0 V, Т.  | A = 25°C           | 6.5      | 15     |      | mΑ         |
| current                           |           |                |                    | 4.       | 10     |      |            |
| Low level output (sink) current   | loL       | Vol = 0V, TA   | = 25°C             | 8        | 16     |      | mA         |
| High impedance-state              | loz       | Vo = 3.3V, T   |                    | · 1      | 0.01   | 3    | μΑ         |
| output current (DO)               |           | Vo = 0 V, TA   |                    | -        | -0.01  | -3   | <u>μ</u> Α |
| Input capacitance                 | Cı        |                | 130                | -07      | 5      |      | pF         |
| Output capacitance                | Со        |                |                    | <b>6</b> | 5      |      | pF         |
| Converter and Multiplexer         | •         |                |                    |          |        |      | •          |
| Total unadjusted error            | TUE       | VREF = 3.3 V   | (note 7)           |          |        | ±1   | LSB        |
| Differential Linearity            |           | (note 8)       |                    | 8        |        |      | Bits       |
| Supply voltage variation error    | Vs(error) | Vcc = 3 V to   | 3.6 V              |          | ±1/16  | ±1/4 | LSB        |
| Common mode error                 |           | Differential n | node               |          | ±1/16  | ±1/4 | LSB        |
| Common mode input voltage         | Vice      | (note 9)       |                    | GND-0.05 |        |      | V          |
| range                             |           |                |                    | Vcc+0.05 |        |      |            |
| Standby input leakage             | II(stdby) | On-channel     | VI =3.3V at ON ch. |          |        | 1    | μΑ         |
| current (note 10)                 |           | Off-channel    | VI =0 V at OFF ch. |          |        | -1   | μΑ         |
|                                   |           | On-channel     | VI =0 V at ON ch.  |          |        | -1   | μΑ         |
|                                   |           | Off-channel    | VI =3.3V at OFF ch |          |        | 1    | μΑ         |
| Conversion time                   | tconv     | Excluding M    | UX addressing time |          |        | 8    | clock      |
|                                   |           |                |                    |          |        |      | periods    |
| Reference Inputs                  |           | <b>.</b>       |                    |          |        |      |            |
| Input resistance to               | Ri(REF)   | Can only be    | tested for WM0831  | 1.3      | 2.4    | 5.9  | $k\Omega$  |
| reference ladder                  |           |                |                    |          |        |      |            |
| Total device                      | I         |                |                    |          |        |      |            |
| Supply current WM0831             | Icc       |                |                    |          | 0.2    | 0.75 | mA         |
| Supply current WM0832             | Icc       | ( note 11)     |                    |          | 1.5    | 2.5  | mA         |
| Timing Parameters                 |           |                |                    |          |        |      |            |
| Setup time, CS low or             | tsu       |                |                    | 350      |        |      | ns         |
| WM0832 data valid before          |           |                |                    |          |        |      |            |
| clock <b>↑</b>                    |           |                |                    |          |        |      |            |
| Hold time, WM0832 data            | th        |                |                    | 90       |        |      | ns         |
| valid after clock <b>↑</b>        |           |                |                    |          |        |      |            |
| Propagation delay time,           |           | MSB data fir   |                    |          | 200    | 500  | ns         |
| output data after clock ¥         | tpd       | LSB data fire  |                    |          | 80     | 200  | ns         |
| Output disable time, DO           | tdis      | CL = 10 pF, I  |                    |          | 80     | 125  | ns         |
| after CS ↑                        |           | CL = 100 pF    | $RL = 2 k\Omega$   |          |        | 250  | ns         |

### **Electrical Characteristics** (continued)

#### Notes

- Absolute Maximum Ratings are stress ratings only. Permanent damage to the device may be caused by continuously operating at or beyond these limits. Device functional operating range limits are given under Recommended Operating Conditions. Guaranteed performance specifications are given under Electrical Characteristics at the test conditions specified.
- All voltage values, except differential voltages are with respect to the ground.
- 3. When the input voltage V<sub>IN</sub> at any pin exceeds the power supply rails (GND > V<sub>IN</sub> > V<sub>CC</sub>) the absolute value of current at that pin should be limited to 5 mA or less. The 20 mA package input current limits the number of pins that can exceed the power supply boundaries with a 5 mA supply current to four.
- 4. A clock duty cycle range of 40% to 60% ensures correct operation at all clock frequencies. For a clock with a duty cycle outside these limits, the minimum time the clock is high or low must be at least 666 ns, with the maximum time for clock high or low being 60 ms.
- All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C for 5V devices and V<sub>CC</sub> = 3.3V, T<sub>A</sub> = 25°C.
- All parameters are measured under open-loop conditions with zero common mode input voltage (unless otherwise stated).

- Total Unadjusted Error (TUE) is the sum of integral linearity error, zero code error and full scale error over the output code range.
- A Differential linearity of "n" bits ensures a code width exists to "n" bits. Hence a Differential Linearity of 8 bits for an 8 bit ADC guarantees no missing codes.
- 9. For V<sub>IN</sub>(-) greater than or equal to V<sub>IN</sub>(+) the digital output code will be 00 Hex. Connected to each analogue input are two diodes which will forward conduct for a diode drop outside the supply rails, V<sub>CC</sub> and GND. If an analogue input voltage does not exceed the supply voltage by more than 50 mV, the output code will be correct. To use an absolute input voltage range of 0 to V<sub>CC</sub> a minimum V<sub>CC</sub> 0.05 V is required for all variations of temperature. Care should be exercised when testing at low V<sub>CC</sub> levels with a maximum analogue voltage as this can cause the input diode to conduct, especially at high temperature, and cause errors for analogue inputs near full scale.
- 10. Standby input leakage currents, are currents going in or out of the on or off channels when the ADC is not performing conversion and the clock input is in a high or low steady-state condition.
- 11. For WM0832 the reference current is included in the supply current as  $V_{\rm REF}$  is internally connected to  $V_{\rm CC}$ .

### **Test Circuits and Waveforms**

**Output Disable Time Voltage Waveforms and Test Circuits** Vcc  $\overline{\mathsf{CS}}$ CS GND Vон Vcc 90% DO **GND** Vol \$2 open, \$1 closed \$1 open, \$2 closed **Standby Leakage Current Test Circuit** Vcc Test Point ION **S1** Ch. A (On channel)  $R_L$ **IOFF** From output under Ch. B CL (Off Channel) test **S2** Channel voltage select. (note A) Note A: CL includes jig and probe capacitance

### **Detailed Timing Diagrams**



### Performance Data (typical)





Test conditions: Vcc = 5V. VREF = 5V, Temp = 25°C, Fclk = 250KHz

### **Functional Timing Diagrams**

#### WM0831 Timing



### WM0832 Timing



### **Pin Descriptions**

| WMO | WM0831 |                |                       |  |  |  |  |  |
|-----|--------|----------------|-----------------------|--|--|--|--|--|
| Pin | Name   | Type           | Function              |  |  |  |  |  |
| 1   | CS     | Digital        | Chip Select           |  |  |  |  |  |
|     |        |                | (active low)          |  |  |  |  |  |
| 2   | IN+    | Analogue input | Positive differential |  |  |  |  |  |
|     |        |                | input                 |  |  |  |  |  |
| 3   | IN-    | Analogue input | Negative differential |  |  |  |  |  |
|     |        |                | input                 |  |  |  |  |  |
| 4   | GND    | Supply         | Analogue and digital  |  |  |  |  |  |
|     |        |                | ground                |  |  |  |  |  |
| 5   | VREF   | Analogue input | Voltage reference     |  |  |  |  |  |
|     |        |                | input                 |  |  |  |  |  |
| 6   | DO     | Digital input  | Data Output           |  |  |  |  |  |
| 7   | CLK    | Digital input  | Clock input           |  |  |  |  |  |
| 8   | Vcc    | Supply         | Positive supply       |  |  |  |  |  |
|     |        |                | voltage               |  |  |  |  |  |

| WM  | WM0832   |                     |                      |  |  |  |  |  |
|-----|----------|---------------------|----------------------|--|--|--|--|--|
| Pin | Name     | Туре                | Function             |  |  |  |  |  |
| 1   | CS       | Digital             | Chip Select          |  |  |  |  |  |
|     |          |                     | (active low)         |  |  |  |  |  |
| 2   | CH0      | Analogue input      | Channel 0 input to   |  |  |  |  |  |
|     |          |                     | multiplexer (MUX)    |  |  |  |  |  |
| 3   | CH1      | Analogue input      | Channel 1 input to   |  |  |  |  |  |
|     |          |                     | multiplexer (MUX)    |  |  |  |  |  |
| 4   | GND      | Supply              | Analogue and         |  |  |  |  |  |
|     |          | 4 15                | digital ground       |  |  |  |  |  |
| 5   | DI       | Digital input       | Data input           |  |  |  |  |  |
| 6   | DO       | Digital input       | Data Output          |  |  |  |  |  |
| 7   | CLK      | Digital input       | Clock input          |  |  |  |  |  |
| 8   | VCC/VREF | Supply/Analogue I/P | Positive supply      |  |  |  |  |  |
|     |          | - O-                | voltage and          |  |  |  |  |  |
|     |          |                     | voltage(ratiometric) |  |  |  |  |  |
| 1 1 |          |                     | reference input      |  |  |  |  |  |

| Multiplexer / Package Options |                 |                                       |              |  |  |  |  |
|-------------------------------|-----------------|---------------------------------------|--------------|--|--|--|--|
| Device                        | Number of Analo | Number of Analogue Channels Number of |              |  |  |  |  |
| No                            | Single Ended    | Differential                          | Package Pins |  |  |  |  |
| WM0831                        | 1               | 1                                     | 8            |  |  |  |  |
| WM0832                        | 2               | 1                                     | 8            |  |  |  |  |

### **Functional Description**

#### Input and Multiplexer Operation and Addressing

WM0831 has two inputs IN+ and IN- configured for differential operation, single ended operation is achieved by grounding IN- to an analogue common or GND. WM0832 uses an input multiplexer scheme with two input channels, configurable for single-ended or differential operation. The single ended input uses the GND pin as its analogue ground reference.

WM0831/2 uses a successive approximation routine to perform A/D conversion and employs a sample data comparator structure which always performs conversion on a differential voltage. Conversion takes place on the voltage difference between assigned "+" and "-" inputs and the converter expects the "+" input to be the most positive, if the "+" input is more negative than "-" then the converter gives an all zeros output. Assignment of WM0832 inputs is made for a single-ended signal between an "+" input and (analogue) ground (GND), or for a differential input between CH0 and CH1 inputs of either polarity.

For WM0832 prior to the start of every conversion the input configuration is assigned during the MUX addressing sequence by serially shifting data into the Data Input (DI) on the second and third rising edges of the clock input. The MUX address selects which analogue inputs are enabled, either single-ended or differential. For differential inputs the polarity of the inputs are also assigned. The MUX addressing table gives full details of input assignments. Because WM0831 has only one differential input of fixed polarity it does not require addressing.

| WM0832 MUX Addressing |                            |   |   |  |  |  |
|-----------------------|----------------------------|---|---|--|--|--|
| MUX Addre             | MUX Address Channel Number |   |   |  |  |  |
| SGL/DIF               | ODD/EVEN                   | 0 | 1 |  |  |  |
| Differential MUX Mode |                            |   |   |  |  |  |
| 0                     | 0                          | + | - |  |  |  |
| 0                     | 1                          | - | + |  |  |  |
| Single Ended MUX Mode |                            |   |   |  |  |  |
| 1                     | 0                          | + |   |  |  |  |
| 1                     | 1                          |   | + |  |  |  |

#### Functional Description (continued)

### Initiating Conversion and the Digital Interface

WM0831 and WM0832 are controlled from a processor via a Chip Select ( $\overline{CS}$ ) input and a serial interface comprising Data Out (DO) and additionally for WM0832 a Data In (DI) input.

For WM0831 conversion is initiated by pulling chip select low and inputting a clock signal. On the clock's first falling edge after  $\overline{\text{CS}}$  is brought low, DO output comes out of high impedance mode. On the second and subsequent clock falling edges, to a total of nine, the conversion result is output on DO in MSB to LSB order. WM0831 only provides output data in MSB first order.

For WM0832 conversion is also initiated by pulling the chip select  $(\overline{CS})$  line low and inputting a clock signal but MUX addressing information has also to be input on DI. The start bit and the MUX assignment bits on DI are clocked in on the first three rising edges of the clock input which may be generated by the processor or run continuously. WM0832 uses two MUX assignment bits.

When the logic "1" start bit is clocked into the start conversion location of the multiplexer input register the analogue MUX inputs are selected. After 1/2 a clock period delay to allow for the selected MUX output to settle the conversion commences using the successive approximation technique.

When conversion begins the A/D conversion result from the output of the SARS comparator appears at the DO output on each falling edge of the clock (see Functional Timing Diagrams).

With the successive approximation A/D conversion routine the analogue input is compared with the output of a digital to analogue converter (DAC) for each bit by the SARS comparator and a decision made on whether the analogue input is higher or lower than the DAC output. Successive bits, MSB to LSB, are input to the DAC and remain in its input if the analogue comparison decides the analogue input is higher than the DAC output, if not the bit is removed from the DAC input. There is no sample and hold. The input needs to be stable during Tconv period (see Functional Timing Diagrams).

The output from the SARS comparator forms the resulting input to the DAC and the A/D conversion output on DO, and is read by the processor as conversion takes place in MSB to LSB order. After 8 clock periods the conversion is complete.

For WM0832 the 8 bits of the conversion are stored in an output shift register, after a conversion has completed and MSB first data has been output WM0832 automatically shifts out LSB first data on the DO output.

 $\overline{\text{CS}}$  must be held low through an entire conversion, all internal registers are cleared when  $\overline{\text{CS}}$  is high. To initiate another conversion  $\overline{\text{CS}}$  must make a high to low transition and for WM0832 MUX address assignments input to DI.

For WM0832 the DI input and DO output can be tied together and controlled via a bidirectional processor I/O bit line.

#### Reference Input

The analogue input voltage range, Vmax to Vmin for differential inputs is defined by the voltage applied to the reference input with respect to GND. WM0832 is fixed in a ratiometric mode with VREF internally tied to Vcc, WM0832 has a separate VREF pin and can be used in either ratiometric applications or those requiring absolute accuracy.

A ratiometric reference input, typically the Vcc, is the same supply used to power analogue input circuitry and sensors. In such systems under a given input condition the same code will be output with variations in supply voltage because the same ratio change occurs in both the analogue and reference input to the A/D. When used in applications requiring absolute accuracy a suitable time and temperature stable voltage reference source should be used.

The voltage source used to drive the reference input should be capable of driving the 2.4 k $\Omega$  typical of the SAR resistor ladder. The maximum input voltage to the reference input is the Vcc supply voltage. The minimum for WM0832 can be at least as low as 1 V to allow for direct conversion of sensor outputs with output voltage ranges less than 5 V.

### Functional Description (continued)

#### Analogue Inputs.

While sampling the analogue inputs short spikes of current enter a "+" input and flow out of the corresponding "-" input at the clock edges during conversion. This current does not cause errors as it decays rapidly and the internal comparator is strobed at the end of a clock period. Care should be exercised if bypass capacitors are used at the inputs, as an apparent offset error can be caused by the capacitor averaging the input current and developing a voltage across the source resistance. Bypass capacitors should not be used with a source resistance greater than  $1 \mathrm{k} \Omega$ .

In considering error sources, input leakage current will also cause a voltage drop across the source resistance and hence high impedance sources should be buffered.

In differential mode there is a 1/2 clock period interval between sampling the "+" and the "-" inputs. If there is a change in common mode voltage during this interval an error could notionally result.

For a sinusoidal common mode signal the error is given by: VERROR = VPEAK ( $2\pi$ fCM) (1/(2fCLK))

Where VPEAK = Peak common mode voltage

fcm = Common mode signal frequency

fclk = Clock frequency

### **Package Descriptions**

### Plastic Small-Outline Package



### Notes:

- A. Dimensions in millimeters.
- B. Complies with Jedec standard MS-012.
- C. This drawing is subject to change without notice.
- D. Body dimensions do not include mold flash or protrusion.
- E. Dimension A, mould flash or protrusion shall not exceed 0.15mm. Body width, interlead flash or protrusions shall not exceed 0.25mm.

Rev. 1 November 96

### **Package Descriptions**

#### **Dual-In-Line Package**



#### Notes:

- A. Dimensions are in inches
- B. Falls within JEDEC MS-001 (20 pin package is shorter than MS-001)
- C. N is the maximum number of terminals
- D. All end pins are partial width pins as shown, except the 14 pin package which is full width.

Rev. 1 November 96