Wide Temperature Range Version 4M High Speed SRAM (256-kword × 16-bit) # HITACHI ADE-203-1263A (Z) Rev. 1.0 Nov. 1, 2001 #### **Description** The HM62W16255HCI is a 4-Mbit high speed static RAM organized 256-kword $\times$ 16-bit. It has realized high speed access time by employing CMOS process (6-transistor memory cell) and high speed circuit designing technology. It is most appropriate for the application which requires high speed, high density memory and wide bit width configuration, such as cache and buffer memory in system. The HM62W16255HCI is packaged in 400-mil 44-pin SOJ and 400-mil 44-pin plastic TSOPII for high density surface mounting. #### **Features** • Single 3.3 V supply: $3.3 \text{ V} \pm 0.3 \text{ V}$ • Access time: 12 ns (max) • Completely static memory - No clock or timing strobe required - Equal access and cycle times - Directly TTL compatible - All inputs and outputs - Operating current: 130 mA (max) - TTL standby current: 40 mA (max) - CMOS standby current: 5 mA (max) - Center V<sub>CC</sub> and V<sub>SS</sub> type pinout - Temperature range: -40 to +85°C # **Ordering Information** | Type No. | Access time | Device marking | Package | |--------------------|-------------|------------------|------------------------------------------| | HM62W16255HCJPI-12 | 12 ns | HM62W16255CJPI12 | 400-mil 44-pin plastic SOJ (CP-44D) | | HM62W16255HCTTI-12 | 12 ns | HM62W16255CTTI12 | 400-mil 44-pin plastic TSOPII (TTP-44DE) | #### **Pin Arrangement** ### **Pin Description** | Pin name | Function | |-----------------|-------------------| | A0 to A17 | Address input | | I/O1 to I/O16 | Data input/output | | CS | Chip select | | OE | Output enable | | WE | Write enable | | UB | Upper byte select | | LB | Lower byte select | | V <sub>cc</sub> | Power supply | | V <sub>ss</sub> | Ground | | NC | No connection | ### **Block Diagram** ### **Operation Table** | cs | OE | WE | LB | UB | Mode | ${\rm V_{cc}}$ current | I/O1–I/O8 | I/O9–I/O16 | Ref. cycle | |----|----|----|----|----|------------------|------------------------|-----------|------------|-------------| | Н | × | × | × | × | Standby | $I_{SB}, I_{SB1}$ | High-Z | High-Z | _ | | L | Н | Н | × | × | Output disable | I <sub>cc</sub> | High-Z | High-Z | _ | | L | L | Н | L | L | Read | I <sub>cc</sub> | Output | Output | Read cycle | | L | L | Н | L | Н | Lower byte read | I <sub>cc</sub> | Output | High-Z | Read cycle | | L | L | Н | Н | L | Upper byte read | I <sub>cc</sub> | High-Z | Output | Read cycle | | L | L | Н | Н | Н | _ | I <sub>cc</sub> | High-Z | High-Z | _ | | L | × | L | L | L | Write | I <sub>cc</sub> | Input | Input | Write cycle | | L | × | L | L | Н | Lower byte write | I <sub>cc</sub> | Input | High-Z | Write cycle | | L | × | L | Н | L | Upper byte write | I <sub>cc</sub> | High-Z | Input | Write cycle | | L | × | L | Н | Н | _ | I <sub>cc</sub> | High-Z | High-Z | _ | Note: H: $V_{IH}$ , L: $V_{IL}$ , $\times$ : $V_{IH}$ or $V_{IL}$ ### **Absolute Maximum Ratings** | Parameter | Symbol | Value | Unit | |------------------------------------------------|-----------------|------------------------------------|------| | Supply voltage relative to V <sub>ss</sub> | V <sub>cc</sub> | -0.5 to +4.6 | V | | Voltage on any pin relative to V <sub>ss</sub> | V <sub>T</sub> | $-0.5^{*1}$ to $V_{cc} + 0.5^{*2}$ | V | | Power dissipation | P <sub>T</sub> | 1.0 | W | | Operating temperature | Topr | -40 to +85 | °C | | Storage temperature | Tstg | -55 to +125 | °C | | Storage temperature under bias | Tbias | -40 to +85 | °C | Notes: 1. $V_T$ (min) = -2.0 V for pulse width (under shoot) $\leq$ 6 ns 2. $V_T$ (max) = $V_{CC}$ + 2.0 V for pulse width (over shoot) $\leq$ 6 ns ### **Recommended DC Operating Conditions** $(Ta = -40 \text{ to } +85^{\circ}\text{C})$ | Parameter | Symbol | Min | Тур | Max | Unit | |----------------|--------------------|--------------------|-----|---------------------|------| | Supply voltage | V <sub>CC</sub> *3 | 3.0 | 3.3 | 3.6 | V | | | V <sub>SS</sub> *4 | 0 | 0 | 0 | V | | Input voltage | V <sub>IH</sub> | 2.0 | _ | $V_{cc} + 0.5^{*2}$ | V | | | V <sub>IL</sub> | -0.5* <sup>1</sup> | _ | 0.8 | V | Notes: 1. $V_{\parallel}$ (min) = -2.0 V for pulse width (under shoot) $\leq$ 6 ns - 2. $V_{IH}$ (max) = $V_{CC}$ + 2.0 V for pulse width (over shoot) $\leq$ 6 ns - 3. The supply voltage with all $V_{cc}$ pins must be on the same level. - 4. The supply voltage with all $V_{\rm ss}$ pins must be on the same level. ### **DC** Characteristics $(Ta = -40 \text{ to } +85^{\circ}\text{C}, V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}, V_{SS} = 0 \text{ V})$ | Parameter | Symbol | Min | Typ* <sup>1</sup> | Max | Unit | Test conditions | |--------------------------------|------------------|-----|-------------------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Input leakage current | I <sub>LI</sub> | | _ | 2 | μΑ | $Vin = V_{ss} to V_{cc}$ | | Output leakage current | I <sub>LO</sub> | _ | _ | 2 | μΑ | $Vin = V_{ss} to V_{cc}$ | | Operating power supply current | I <sub>cc</sub> | _ | _ | 130 | mA | Min cycle<br>$CS = V_{\parallel}$ , lout = 0 mA<br>Other inputs = $V_{\parallel}/V_{\parallel}$ | | Standby power supply current | l <sub>SB</sub> | _ | _ | 40 | mA | Min cycle, $CS = V_{IH}$ ,<br>Other inputs = $V_{IH}/V_{IL}$ | | | I <sub>SB1</sub> | _ | 2.5 | 5 | mA | $ f = 0 \text{ MHz} $ $V_{cc} \ge CS \ge V_{cc} - 0.2 \text{ V}, $ $(1) 0 \text{ V} \le V \text{in} \le 0.2 \text{ V or} $ $(2) V_{cc} \ge V \text{in} \ge V_{cc} - 0.2 \text{ V} $ | | Output voltage | V <sub>OL</sub> | _ | _ | 0.4 | V | I <sub>OL</sub> = 8 mA | | | V <sub>OH</sub> | 2.4 | _ | _ | V | I <sub>OH</sub> = -4 mA | Notes: 1. Typical values are at $V_{cc} = 3.3 \text{ V}$ , Ta = +25°C and not guaranteed. ## Capacitance $(Ta = +25^{\circ}C, f = 1.0 \text{ MHz})$ | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | |----------------------------|------------------|-----|-----|-----|------|------------------------| | Input capacitance*1 | Cin | _ | _ | 6 | pF | Vin = 0 V | | Input/output capacitance*1 | C <sub>I/O</sub> | _ | _ | 8 | pF | V <sub>I/O</sub> = 0 V | Note: 1. This parameter is sampled and not 100% tested. #### **AC Characteristics** (Ta = -40 to +85°C, $V_{\rm cc}$ = 3.3 V $\pm$ 0.3 V, unless otherwise noted.) #### **Test Conditions** Input pulse levels: 3.0 V/0.0 VInput rise and fall time: 3 ns Input and output timing reference levels: 1.5 V Output load: See figures (Including scope and jig) #### Read Cycle | | -12 | | | | |-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------| | Symbol | Min | Max | Unit | Notes | | t <sub>RC</sub> | 12 | _ | ns | | | t <sub>AA</sub> | _ | 12 | ns | | | t <sub>ACS</sub> | _ | 12 | ns | | | t <sub>oe</sub> | _ | 6 | ns | | | $t_{LB},t_{UB}$ | _ | 6 | ns | | | t <sub>oh</sub> | 3 | _ | ns | | | t <sub>cLZ</sub> | 3 | _ | ns | 1 | | t <sub>oLZ</sub> | 0 | _ | ns | 1 | | $\mathbf{t}_{\text{LBLZ}},\mathbf{t}_{\text{UBLZ}}$ | 0 | _ | ns | 1 | | t <sub>chz</sub> | _ | 6 | ns | 1 | | t <sub>ohz</sub> | _ | 6 | ns | 1 | | $\mathbf{t}_{\text{LBHZ}},\mathbf{t}_{\text{UBHZ}}$ | _ | 6 | ns | 1 | | | t <sub>RC</sub> t <sub>AA</sub> t <sub>ACS</sub> t <sub>OE</sub> t <sub>LB</sub> , t <sub>UB</sub> t <sub>OLZ</sub> t <sub>LBLZ</sub> , t <sub>UBLZ</sub> t <sub>CHZ</sub> t <sub>OHZ</sub> | Symbol Min t <sub>RC</sub> 12 t <sub>AA</sub> — t <sub>ACS</sub> — t <sub>OE</sub> — t <sub>LB</sub> , t <sub>UB</sub> — t <sub>OH</sub> 3 t <sub>CLZ</sub> 3 t <sub>OLZ</sub> 0 t <sub>LBLZ</sub> , t <sub>UBLZ</sub> 0 t <sub>CHZ</sub> — t <sub>OHZ</sub> — | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | HM62W16255HCI #### Write Cycle #### HM62W16255HCI -12 | | | -12 | | | | |------------------------------------|-------------------------|-----|-----|------|-------| | Parameter | Symbol | Min | Max | Unit | Notes | | Write cycle time | t <sub>wc</sub> | 12 | _ | ns | | | Address valid to end of write | t <sub>AW</sub> | 8 | _ | ns | | | Chip select to end of write | t <sub>cw</sub> | 8 | _ | ns | 8 | | Write pulse width | t <sub>wP</sub> | 8 | _ | ns | 7 | | Byte select to end of write | $t_{LBW}, t_{UBW}$ | 8 | _ | ns | 9, 10 | | Address setup time | t <sub>AS</sub> | 0 | _ | ns | 5 | | Write recovery time | t <sub>wR</sub> | 0 | _ | ns | 6 | | Data to write time overlap | t <sub>DW</sub> | 6 | _ | ns | | | Data hold from write time | t <sub>DH</sub> | 0 | _ | ns | | | Write disable to output in low-Z | t <sub>ow</sub> | 3 | _ | ns | 1 | | Output disable to output in high-Z | t <sub>ohz</sub> | _ | 6 | ns | 1 | | Write enable to output in high-Z | <b>t</b> <sub>whz</sub> | _ | 6 | ns | 1 | Notes: 1. Transition is measured ±200 mV from steady voltage with output load (B). This parameter is sampled and not 100% tested. - 2. If the CS or LB or UB low transition occurs simultaneously with the WE low transition or after the WE transition, output remains a high impedance state. - 3. WE and/or CS must be high during address transition time. - 4. If CS, OE, LB and UB are low during this period, I/O pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them. - 5. $t_{AS}$ is measured from the latest address transition to the latest of CS, WE, LB or UB going low. - 6. t<sub>wR</sub> is measured from the earliest of CS, WE, LB or UB going high to the first address transition. - 7. A write occurs during the overlap of low CS, low WE and low LB or low UB. - 8. t<sub>cw</sub> is measured from the later of CS going low to the end of write. - 9. $t_{LBW}$ is measured from the later of LB going low to the end of write. - 10. $t_{\tiny UBW}$ is measured from the later of UB going low to the end of write. ### **Timing Waveforms** **Read Timing Waveform (1)** (WE = $V_{IH}$ ) Read Timing Waveform (2) (WE = $V_{III}$ , LB = $V_{IL}$ , UB, = $V_{IL}$ ) Write Timing Waveform (1) (LB, UB Controlled) ### Write Timing Waveform (2) (WE Controlled) Write Timing Waveform (3) (CS Controlled) ### **Package Dimensions** #### HM62W16255HCJPI Series (CP-44D) #### HM62W16255HCTTI Series (TTP-44DE) #### Disclaimer - 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document. - 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use. - 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support. - 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as fail-safes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product. - 5. This product is not designed to be radiation resistant. - 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi. - Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products. #### **Sales Offices** Title: (adaddsem010416.EPS) Creator: Adobe Illustrator(TM) 5.5 Preview: This EPS picture was not saved with a preview included in it. Comment: This EPS picture will print to a PostScript printer, but not to other types of printers.