

# ML145554 ML145557 ML145564 ML145567 PCM Codec–Filter

# **Legacy Device:** *Motorola MC145554, MC145557, MC145564, MC145567*

The ML145554, ML145557, ML145564, and ML145567 are all per channel PCM Codec–Filters. These devices perform the voice digitization and reconstruction as well as the band limiting and smoothing required for PCM systems. They are designed to operate in both synchronous and asynchronous applications and contain an on–chip precision voltage reference. The ML145554 (Mu–Law) and ML145557 (A–Law) are general purpose devices that are offered in 16–pin packages. The ML145564 (Mu–Law) and ML145567 (A–Law), offered in 20–pin packages, add the capability of analog loopback and push–pull power amplifiers with adjustable gain.

These devices have an input operational amplifier whose output is the input to the encoder section. The encoder section immediately low–pass filters the analog signal with an active R–C filter to eliminate very–high–frequency noise from being modulated down to the pass band by the switched capacitor filter. From the active R–C filter, the analog signal is converted to a differential signal. From this point, all analog signal processing is done differentially. This allows processing of an analog signal that is twice the amplitude allowed by a single–ended design, which reduces the significance of noise to both the inverted and non–inverted signal paths. Another advantage of this differential design is that noise injected via the power supplies is a common–mode signal that is cancelled when the inverted and non–inverted signals are recombined. This dramatically improves the power supply rejection ratio.

After the differential converter, a differential switched capacitor filter bandpasses the analog signal from 200 Hz to 3400 Hz before the signal is digitizedby the differential compressing A/D converter.

The decoder accepts PCM data and expands it using a differential D/A converter. The output of the D/A is low–pass filtered at 3400 Hz and sinX/X compensated by a differential switched capacitor filter. The signal is then filtered by an active R–C filter to eliminate the out–of–band energy of the switched capacitor filter.

These PCM Codec–Filters accept both long–frame and short–frame industry standard clock formats. They also maintain compatibility with Motorola's family of TSACs and MC3419/MC34120 SLIC products.

The ML145554/57/64/67 family of PCM Codec–Filters utilizes CMOS due to its reliable low–power performance and proven capability for complex analog/digital VLSI functions.

#### **FEATURES**

#### *ML145554/57(16–Pin Package)*

- Fully Differential Analog Circuit Design for Lowest Noise
- Performance Specified for Extended Temperature Range of  $-40$  to  $+85^{\circ}$ C
- Transmit Band–Pass and Receive Low–Pass Filters On–Chip
- Active R–C Pre–Filtering and Post–Filtering
- Mu–Law Companding ML145554
- A–Law Companding ML145557
- On–Chip Precision Voltage Reference (2.5 V)
- Typical Power Dissipation of 40 mW, Power Down of 1.0 mW at  $\pm$ 5 V

## *ML145564/67(20–Pin Package) — All of the Features of the ML145554/57 Plus:*

- Mu–Law Companding ML145564
- A–Law Companding ML145567
- Push-Pull Power Drivers with External Gain Adjust
- Analog Loopback



**Note**: Lansdale lead free (**Pb**) product, as it becomes available, will be identified by a part number prefix change from **ML** to **MLE**.

#### **PIN ASSIGNMENTS**





## **FUNCTIONAL BLOCK DIAGRAM**



\* ML145564 and ML145567 only.

## **DEVICE DESCRIPTION**

A codec–filter is used for digitizing and reconstructing thehuman voice. These devices were developed primarily for the telephone network to facilitate voice switching and transmission. Once the voice is digitized, it may be switched by digital switching methods or transmitted long distance (T1, microwave, satellites, etc.) without degradation. The name codec is an acronym from "COder" (for the A/D used to digitize voice) and "DECoder" (for the D/A used for reconstructing voice). A codec is a single device that does both the A/D and D/A conversions.

To digitize intelligible voice requires a signal–to–distortion ratio of about 30 dB over a dynamic range of about 40 dB. This can be accomplished with a linear 13–bit A/D and D/A, but will far exceed the required signal–to–distortion ratio at amplitudes greater than 40 dB below the peak amplitude. This excess performance is at the expense of data per sample. Methods of data reduction are implemented by compressing the 13–bit linear scheme to companded 8–bit schemes. There are two companding schemes used: Mu–255 Law specifically in North America, and A–Law specifically in Europe. These companding schemes are accepted world wide. These companding schemes follow a segmented or "piecewise–linear" curve formatted as sign bit, three chord bits, and four step bits. For a given chord, all sixteen of the steps have the same voltage weighting. As the voltage of the analog input increases, the four step bits increment and carry to the three chord bits which increment. When the chord bits increment, the step bits double their voltage weighting. This results in an effective resolution of six bits (sign + chord + four step bits) across a 42 dB dynamic range (seven chords above zero, by 6 dB per chord). Tables 3 and 4 show the linear quantization levels to PCM words for the two companding schemes.

In a sampling environment, Nyquist theory says that to properly sample a continuous signal, it must be sampled at a frequency higher than twice the signal's highest frequency component. Voice contains spectral energy above 3 kHz, but its absence is not detrimental to intelligibility. To reduce the digital data rate, which is proportional to the sampling rate, a sample rate of 8 kHz was adopted, consistent with a bandwidth of 3 kHz. This sampling requires a low–pass filter to limit the high frequency energy above 3 kHz from distorting the in–band signal. The telephone line is also subject to 50/60 Hz power line coupling, which must be attenuated from the signal by a high–pass filter before the A/D converter.

The D/A process reconstructs a staircase version of the desired in–band signal, which has spectral images of the in–band signal modulated about the sample frequency and its harmonics. These spectral images, called aliasing components, need to be attenuated to obtain the desired signal. The low–pass filter used to attenuate these aliasing components is typically called a reconstruction or smoothing filter.

The ML145554/57/64/67 PCM Codec–Filters have the codec, both presampling and reconstruction filters, and a precision voltage reference on–chip, and require no external components.

## **PIN DESCRIPTION**

## **DIGITAL FSR**

## **Receive Frame Sync**

This is an 8 kHz enable that must be synchronous with BCLKR. Following a rising FSR edge, a serial PCM word at DR is clocked by BCLKR into the receive data register. FSR also initiates a decode on the previous PCM word. In the absence of FSX, the length of the FSR pulse is used to determine whether the I/O conforms to the Short Frame Sync or Long Frame Sync convention.

## **DR**

## **Receive Digital Data Input**

## **BCLKR/CLKSEL**

## **Receive Data Clock and Master Clock Frequency Selector**

If this input is a clock, it must be between 128 kHz and 4.096 MHz, and synchronous with FSR. In synchronous applications this pin may be held at a constant level; then BCLKX is used as the data clock for both the transmit and receive sides, and this pin selects the assumed frequency of the master clock (see Table 1 in **Functional Description**).

## **MCLKR/PDN**

## **Receive Master Clock and Power–Down Control**

Because of the shared DAC architecture used on these devices, only one master clock is needed. Whenever FS<sub>X</sub> is clocking, MCLKX is used to derive all internal clocks, and the MCLK<sub>R</sub>/PDN pin merely serves as a power–down control. If MCLKR/PDN pin is held low or is clocked (and at least one of the frame syncs is present), the part is powered up. If this pin is held high, the part is powered down. If  $FSX$  is absent but FSR is still clocking, the device goes into receive half–channel mode, and MCLKR (if clocking) generates the internal clocks.

# **MCLKX**

## **Transmit Master Clock**

This clock is used to derive the internal sequencing clocks; it must be 1.536 MHz, 1.544 MHz, or 2.048 MHz.

# **BCLKX**

## **Transmit Data Clock**

BCLKX may be any frequency between 128 kHz and 4.096 MHz, but it should be synchronous with MCLK<sub>X</sub>.

## **DX**

## **Transmit Digital Data Output**

This output is controlled by FS<sub>X</sub> and BCLK<sub>X</sub> to output the PCM data word; otherwise this pin is in a high–impedance state.

# **FSX**

## **Transmit Frame Sync**

This is an 8 kHz enable that must be synchronous with BCLK<sub>X</sub>. A rising FS<sub>X</sub> edge initiates the transmission of a serial PCM word, clocked by  $BCLK_X$ , out of D<sub>X</sub>. If the FS<sub>X</sub> pulse is high for more than eight BCLKX periods, the DX and  $TSSX$  outputs will remain in a low–impedance state until  $FSX$  is brought low. The length of the  $FSX$  pulse is used to determine whether the transmit and receive digital I/O conforms to the Short Frame Sync or to the Long Frame Sync convention.

### **TSX**

### **Transmit Time Slot Indicator**

This is an open–drain output that goes low whenever the  $D_X$ output is in a low–impedance state (i.e., during the transmit time slot when the PCM word is being output) for enabling a PCM bus driver.

#### **ANLB**

### **Analog Loopback Control Input (ML145564/67 Only)**

When held high, this pin causes the input of the transmit RC active filter to be disconnected from  $GS_X$  and connected to VPO+ for analog loopback testing. This pin is held low in normal operation.

#### **ANALOG**

#### **GSX Gain–Setting Transmit**

This output of the transmit gain–adjust operational amplifier is internally connected to the encoder section of the device. It must be used in conjunction with VFXI– and VFXI+ to set the transmit gain for a maximum signal amplitude of 2.5 V peak. This output can drive a 600 Ω load to 2.5 V peak.

## **VFXI–**

### **Voice–Frequency Transmit Input (Inverting)**

This is the inverting input of the transmit gain–adjust operational amplifier.

#### **VFXI+**

#### **Voice–Frequency Transmit Input (Non–Inverting)**

This is the non–inverting input of the transmit gain–adjust operational amplifier.

#### **VFRO**

#### **Voice–Frequency Receive Output**

This receive analog output is capable of driving a 600  $\Omega$  load to 2.5 V peak.

#### **VPI**

#### **Voltage Power Input (ML145564/67 Only)**

This is the inverting input to the first receive power amplifier. Both of the receive power amplifiers can be powered down by connecting this input to VBB.

#### **VPO–**

## **Voltage Power Output (Inverted) (ML145564/67 Only)**

This inverted output of the receive push–pull power amplifiers can drive 300  $\Omega$  to 3.3 V peak.

## **VPO+**

**Voltage Power Output (Non–Inverted) (ML145554/67 Only)** This non–inverted output of the receive push–pull power

amplifier pair can drive 300  $\Omega$  to 3.3 V peak.

### **POWER SUPPLY**

## **GNDA**

### **Analog Ground**

This terminal is the reference level for all signals, both analog and digital. It is 0 V.

## **VCC**

**Positive Power Supply**

VCC is typically 5 V.

## **VBB**

### **Negative Power Supply**

 $V<sub>BB</sub>$  is typically – 5 V.

#### **FUNCTIONAL DESCRIPTION**

#### **ANALOG INTERFACE AND SIGNAL PATH**

The transmit portion of these codec–filters includes a low–noise gain setting amplifier capable of driving a 600 Ω load. Its output is fed to a three–pole anti–aliasing pre–filter. This pre–filter incorporates a two–pole Butterworth active low–pass filter, and a single passive pole. This pre–filter is followed by a single ended–to–differential converter that is clocked at 256 kHz. All subsequent analog processing utilizes fully differential circuitry. The next section is a fully–differential, five–pole switched capacitor low–pass filter with a 3.4 kHz passband. After this filter is a 3–pole switched–capacitor high–pass filter having a cutoff frequency of about 200 Hz. This high–pass stage has a transmission zero at DC that eliminates any DC coming from the analog input or from accumulated operational amplifier offsets in the preceding filter stages. The last stage of the high–pass filter is an autozeroed sample and hold amplifier.

One bandgap voltage reference generator and digital–to–analog converter (DAC) are shared by the transmit and receive sections. The autozeroed, switched–capacitor bandgap reference generates precise positive and negative reference voltages that are independent of temperature and power supply voltage. A binary–weighted capacitor array (CDAC) forms the chords of the companding structure, while a resistor string (RDAC) implements the linear steps within each chord. The encode process uses the DAC, the voltage reference, and a frame–by–frame autozeroed comparator to implement a successive–approximation conversion algorithm. All of the analog circuitry involved in the data conversion the voltage reference, RDAC, CDAC, and comparator are implemented with a differential architecture.

The receive section includes the DAC described above, asample and hold amplifier, a five–pole 3400 Hz switchedcapacitor low–pass filter with sinX/X correction, and a two–pole active smoothing filter to reduce the spectral components of the switched capacitor filter. The output of the smoothing filter is a power amplifier that is capable of driving a 600 Ω load. The ML145564 and ML145567 add a pair of power amplifiers that are connected in a push–pull configuration; two external resistors set the gain of both of the

complementary outputs. The output of the second amplifier may be internally connected to the input of the transmit anti–aliasing filter by bringing the ANLB pin high. The power amplifiers can drive unbalanced 300  $\Omega$  loads or a balanced 600  $\Omega$  load; they may be powered down independent of the rest of the chip by tying the VPI pin to VBB.

### **MASTER CLOCKS**

Since the codec–filter design has a single DAC architecture, only one master clock is used. In normal operation (both frame syncs clocking), the MCLKX is used as the master clock, regardless of whether the MCLK<sub>R</sub>/PDN pin is clocking or low. The same is true if the part is in transmit half–channel mode (FSX clocking, FSR held low). But if the codec–filter is in the receive half–channel mode, with FSR clocking and FSX held low, MCLKR is used for the internal master clock if it is clocking; if  $MCLK_R$  is low, then  $MCLK_X$  is still used for the internal master clock. Since only one of the master clocks isused at any given time, they need not be synchronous.

The master clock frequency must be 1.536 MHz, 1.544 MHz, or 2.048 MHz. The frequency that the codec–filter expects depends upon whether the part is a Mu–Law or an A–Law part, and on the state of the BCLKR/CLKSEL pin.The allowable options are shown In Table 1. When a level (rather than a clock) is provided for  $BCLK_R/CLKSEL$ ,  $BCLK_X$  is used as the bit clock for both transmit and receive.

**Table 1. Master Clock Frequency Determination**

|                     | <b>Master Clock Frequency Expected</b> |                        |
|---------------------|----------------------------------------|------------------------|
| <b>BCLKR/CLKSEL</b> | ML145554/64                            | ML145557/67            |
| Clocked, 1, or Open | 1.536 MHz<br>1.544 MHz                 | 2.048 MHz              |
|                     | 2.048 MHz                              | 1.536 MHz<br>1.544 MHz |

#### **FRAME SYNCS AND DIGITAL I/O**

These codec–filters can accommodate both of the industry standard timing formats. The Long Frame Sync mode isused by Lansdale's ML145500 family of codec–filters and the UDLT family of digital loop transceivers. The Short Frame Sync mode is compatible with the IDL (Interchip Digital Link) serial format used in Motorola and Lansdale's ISDN family and by other companies in their telecommunication devices. These codec–filters use the length of the transmit frame sync (FSX) to determine the timing format for both transmit and receive unless the part is operating in the receive half–channel mode.

In the Long Frame Sync mode, the frame sync pulses must be at least three bit clock periods long. The DX and TSX outputs are enabled by the logical ANDing of  $FSX$  and  $BCLKX$ ; when both are high, the sign bit appears at the  $Dx$  output. The next seven rising edges of BCLKX clock out the remaining seven bits of the PCM word. The D<sub>X</sub> and TS<sub>X</sub> outputs return to a high impedance state on the falling edge of the eighth bit clock or the falling edge of FSX, whichever comes later. The receive PCM word is clocked into DR on the eight falling BCLKR edges following an FSR rising edge.

For Short Frame Sync operation, the frame sync pulses must be one bit clock period long. On the first BCLKX rising edge after the falling edge of  $BCLKX$  has latched  $FSX$  high, the  $DX$  and  $TSX$  outputs are enabled and the sign bit is presented on DX. The next seven rising edges of BCLKX clock out the remaining seven bits of the PCM word; on the eighth BCLK<sub>X</sub> falling edge, the D<sub>X</sub> and TS<sub>X</sub> outputs return to a high impedance state. On the second falling BCLKR edge following an FSR rising edge, the receive sign bit is clocked into DR. The next seven BCLKR falling edges clock in the remaining seven bits of the receive PCM word.

Table 2 shows the coding format of the transmit and receive PCM words.

### **HALF–CHANNEL MODES**

In addition to the normal full–duplex operating mode, these codec–filters can operate in both transmit and receive half–channel modes. Transmit half–channel mode is entered by holding FSR low. The VFRO output goes to analog ground but remains in a low impedance state (to facilitate a hybrid interface); PCM data at DR is ignored. Holding FSX low while clocking FSR puts these devices in the receive half–channel mode. In this state, the transmit input operational amplifier continues to operate, but the rest of the transmit circuitry is disabled; the  $Dx$  and  $TSx$  outputs remain in a high impedance state. MCL $K_R$  is used as the internal master clock if it is clocking. If MCLKR is not clocking, then MCLKX is used for the internal master clock, but in that case it should be synchronous with FSR. If BCLK<sub>R</sub> is not clocking, BCLK<sub>X</sub> will be used for the receive data, just as in the full–channel operating mode. In receive half–channel mode only, the length ofthe FSR pulse is used to determine whether Short Frame Sync or Long Frame Sync timing is used at DR.

## **POWER–DOWN**

Holding both FSX and FSR low causes the part to go into the power–down state. Power–down occurs approximately 2 ms after the last frame sync pulse is received. An alternative way to put these devices in power–down is to hold the MCLKR/PDN pin high. When the chip is powered down, the  $D_X$ ,  $T_{X}$ , and  $G_{X}$  outputs are high impedance, the VFRO, VPO–, and VPO+ operational amplifiers are biased with a trickle current so that their respective outputs remain stable at analog ground. To return the chip to the power–up state, MCLKR/PDN must be low or clocking and at least one of the frame sync pulses must be present. The  $D<sub>X</sub>$  and  $T<sub>S</sub><sub>X</sub>$  outputs will remain in a high–impedance state until the second FSX pulse after power–up.





#### **MAXIMUM RATINGS** (Voltage Referenced to GNDA)



This device contains circuitry to protect against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. For proper operation it is recommended that V<sub>in</sub> and V<sub>Out</sub> be constrained to the range VSS (V<sub>in</sub> or V<sub>out</sub>) ≤ V<sub>DD</sub>.

Unused inputs must always be tied to an appropriate logic voltage level (e.g., VBB, GNDA, or  $V_{CC}$ ).

## **POWER SUPPLY**  $(T_A = -40 \text{ to } +85^{\circ} \text{C})$



#### **DIGITAL LEVELS** (V<sub>CC</sub> = 5 V  $\pm$  5%, V<sub>BB</sub> = – 5 V  $\pm$  5%, GNDA = 0 V, T<sub>A</sub> = – 40 to + 85°C)



## **ANALOG ELECTRICAL CHARACTERISTICS**

 $(V_{CC} = +5 V \pm 5\%, V_{BB} = -5 V \pm 5\%, V_{Y} =$  Connected to GS<sub>X</sub>,  $T_A = -40$  to + 85°C)



#### **ANALOG TRANSMISSION PERFORMANCE**

 $(V_{CC} = +5 V \pm 5\%$ ,  $V_{BB} = -5 V \pm 5\%$ , GNDA = 0 V, 0 dBm0 = 1.2276 Vrms = + 4 dBm @ 600  $\Omega$ , FS<sub>X</sub> = FS<sub>R</sub> = 8 kHz,  $BCLK_X = MCLK_X = 2.048$  MHz Synchronous Operation, VF<sub>X</sub>I – Connected to GS<sub>X</sub>, T<sub>A</sub> = – 40 to + 85°C Unless Otherwise Noted)



NOTES:

1. Extrapolated from a 1020 Hz @ – 50 dBm0 distortion measurement to correct for encoder enhancement.

2. Selectively measured while the A/D is stimulated with 2667 Hz  $@ - 50$  dBm0.

## **DIGITAL SWITCHING CHARACTERISTICS**

(V<sub>CC</sub> = 5 V ± 5%, V<sub>BB</sub> = – 5 V ± 5%, GNDA = 0 V, All Signals Referenced to GNDA; T<sub>A</sub> = – 40 to + 85°C, C<sub>load</sub> = 150 pF Unless Otherwise Noted)





**Figure 1. Short Frame Sync Timing**



**Figure 2. Long Frame Sync Timing**



**Figure 3. ADPCM Transcoder Application**



NOTE: Six resistors and two capacitors on the two–wire side can be 5% tolerance.

**Figure 4. A Complete Single Party Channel Unit Using ML145554/57 PCM Codec–Filter and MC33120 SLIC**



**Figure 5. ISDN Voice/Data Terminal**





NOTES:

1. Characteristics are symmetrical about analog zero with sign bit = 0 for negative analog values.

2. Digital code includes inversion of all magnitude bits.



#### **Table 4. A–Law Encode–Decode Characteristics**

NOTES:

1. Characteristics are symmetrical about analog zero with sign bit = 0 for negative analog values.

2. Digital code includes alternate bit inversion, as specified by CCITT.

## **OUTLINE DIMENSIONS**

**P DIP 16 = EP PLASTIC DIP (ML145554EP, ML145557EP) CASE 648–08**



- NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI
- Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH.
- 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
- 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL.



**SOG 16 = -5P SOG PACKAGE (ML145554-5P, ML145557-5P) CASE 751G–02**



NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD
- PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER

SIDE.<br>5. DIMENSION D DOES NOT INCLUDE DAMBAR<br>PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN<br>EXCESS OF D DIMENSION AT MAXIMUM<br>EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION.



## **OUTLINE DIMENSIONS**



Lansdale Semiconductor reserves the right to make changes without further notice to any products herein to improve reliability, function or design. Lansdale does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others. "Typical" parameters which may be provided in Lansdale data sheets and/or specifications can vary in different applications, and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by the customer's technical experts. Lansdale Semiconductor is a registered trademark of Lansdale Semiconductor, Inc.