# **and Low Cost, Single Supply<br>
<b>A DEVICES** DEVICES Differential Amplifier **Differential Amplifier**

**AD626**

### **FEATURES**

**Pin Selectable Gains of 10 and 100 True Single Supply Operation Single Supply Range of +2.4 V to +10 V Dual Supply Range of**  $\pm$ **1.2 V to**  $\pm$ **6 V Wide Output Voltage Range of 30 mV to 4.7 V Optional Low-Pass Filtering Excellent DC Performance** Low Input Offset Voltage: 500 µV max **Large Common-Mode Range: 0 V to +54 V** Low Power: 1.2 mW  $(V_s = +5 V)$ **Good CMR of 90 dB typ AC Performance Fast Settling Time: 24 μs (0.01%) Includes Input Protection Series Resistive Inputs (** $R_{IN}$  **= 200 k** $\Omega$ **) RFI Filters Included Allows 50 V Continuous Overload**

### **APPLICATIONS**

**Current Sensing**

**Interface for Pressure Transducers, Position Indicators, Strain Gages, and Other Low Level Signal Sources**

### **PRODUCT DESCRIPTION**

The AD626 is a low cost, true single supply differential amplifier designed for amplifying and low-pass filtering small differential voltages from sources having a large common-mode voltage.

The AD626 can operate from either a single supply of  $+2.4$  V to +10 V, or dual supplies of  $\pm$ 1.2 V to  $\pm$ 6 V. The input commonmode range of this amplifier is equal to 6 ( $+V_S - 1$  V) which provides a +24 V CMR while operating from a +5 V supply. Furthermore, the AD626 features a CMR of 90 dB typ.



Common-Mode Rejection vs. Frequency

#### REV. C

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

#### **CONNECTION DIAGRAM 8-Lead Plastic Mini-DIP (N) and SOIC (SO) Packages**



The amplifier's inputs are protected against continuous overload of up to 50 V, and RFI filters are included in the attenuator network. The output range is +0.03 V to +4.9 V using a +5 V supply. The amplifier provides a preset gain of 10, but gains between 10 to 100 can be easily configured with an external resistor. Furthermore, a gain of 100 is available by connecting the G  $= 100$  pin to analog ground. The AD626 also offers low-pass filter capability by connecting a capacitor between the filter pin and analog ground.

The AD626A and AD626B operate over the industrial temperature range of –40°C to +85°C. The AD626 is available in two 8-lead packages: a plastic mini-DIP and SOIC.



Input Common-Mode Range vs. Supply

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 World Wide Web Site: http://www.analog.com**  $©$  Analog Devices, Inc., 1999

# **AD626–SPECIFICATIONS**

**SINGLE SUPPLY**  $(\emptyset + V_S = +5 V \text{ and } T_A = +25^{\circ}C)$ 



#### NOTES

<sup>1</sup>At temperatures above +25°C, -CMV degrades at the rate of 12 mV/°C; i.e., @ +25°C CMV = -2 V, @ +85°C CMV = -1.28 V.

Specifications subject to change without notice.

### **DUAL SUPPLY**  $(\emptyset + V_S = \pm 5 \text{ V and } T_A = +25^{\circ}C)$



Specifications subject to change without notice.

### **ABSOLUTE MAXIMUM RATINGS<sup>1</sup>**



#### NOTES

<sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

<sup>2</sup> 8-Lead Plastic Package:  $\theta_{JA} = 100^{\circ}C/W$ ,  $\theta_{JC} = 50^{\circ}C/W$ .

8-Lead SOIC Package:  $\theta_{JA} = 155^{\circ}$ C/W,  $\theta_{JC} = 40^{\circ}$ C/W.

### **ESD SUSCEPTIBILITY**

An ESD classification per method 3015.6 of MIL STD 883C has been performed on the AD626, which is a Class 1 device.



#### **ORDERING GUIDE**



Dimensions shown in inches and (mm).





Figure 1. Input Common-Mode Range vs. Supply



Figure 2. Positive Output Voltage Swing vs. Supply Voltage



Figure 3. Negative Output Voltage Swing vs. Supply Voltage

### **Typical Performance Characteristics–AD626**



Figure 4. Positive Output Voltage Swing vs. Resistive Load



Figure 5. Negative Output Voltage Swing vs. Resistive Load



Figure 6. Change in Input Offset Voltage vs. Warm-Up Time

### **AD626–Typical Performance Characteristics**



Figure 7. Closed-Loop Gain vs. Frequency



Figure 8. Common-Mode Rejection vs. Frequency



Figure 9. Common-Mode Rejection vs. Input Common-Mode Voltage for Single Supply Operation



Figure 10. Common-Mode Rejection vs. Input Common-Mode Voltage for Dual Supply Operation



Figure 11. Common-Mode Rejection vs. Input Source Resistance Mismatch



Figure 12. Additional Gain Error vs. Source Resistance **Mismatch** 



Figure 13. Quiescent Supply Current vs. Supply Voltage for Single Supply Operation



Figure 14. Quiescent Supply Current vs. Supply Voltage for Dual Supply Operation



Figure 15. Noise Voltage Spectral Density vs. Frequency



Figure 16. 0.1 Hz to 10 Hz RTI Voltage Noise.  $V_s = \pm 5$  V, Gain = 100



Figure 17. Closed-Loop Gain vs. R<sub>G</sub>



Figure 18. Power Supply Rejection vs. Frequency



Figure 19. Large Signal Pulse Response.  $V_s = \pm 5 V$ ,  $G = 10$ 



Figure 20. Large Signal Pulse Response.  $V_S = \pm 5$  V,  $G = 100$ 



Figure 21. Large Signal Pulse Response.  $V_S = +5 V$ ,  $G = 10$ 

|         |       | 500mV |                 |   |              |                   | $20 \mu s$ |                |   |
|---------|-------|-------|-----------------|---|--------------|-------------------|------------|----------------|---|
| π<br>90 | 100   |       | 1.111111        |   | . <b>T</b> 1 | <b>CONTRACTOR</b> | .          | <b>COLLEGE</b> | . |
|         |       |       |                 |   |              |                   |            |                |   |
|         |       |       |                 |   |              |                   |            |                |   |
|         |       |       |                 |   |              |                   |            |                |   |
| 10      |       |       |                 |   |              |                   |            |                |   |
| п       | $0\%$ |       | $\sim$ 10 $\pm$ | . | <br>.        | 1.3.1.            | ٠          | .              | . |
|         |       |       |                 |   |              |                   |            |                |   |

Figure 22. Large Signal Pulse Response.  $V_S = +5$  V,  $G = 100$ 



Figure 23. Settling Time.  $V_s = \pm 5$  V, G = 10



Figure 24. Settling Time.  $V_S = \pm 5$  V,  $G = 100$ 



Figure 25. Settling Time.  $V_s = +5$  V, G = 10



Figure 26. Settling Time.  $V_S = +5$  V,  $G = 100$ 



Figure 27. Settling Time Test Circuit

### **THEORY OF OPERATION**

The AD626 is a differential amplifier consisting of a precision balanced attenuator, a very low drift preamplifier (A1), and an output buffer amplifier (A2). It has been designed so that small differential signals can be accurately amplified and filtered in the presence of large common-mode voltages  $(V<sub>CM</sub>)$ , without the use of any other active components.

Figure 28 shows the main elements of the AD626. The signal inputs at Pins 1 and 8 are first applied to dual resistive attenuators R1 through R4 whose purpose is to reduce the peak commonmode voltage at the input to the preamplifier—a feedback stage based on the very low drift op amp A1. This allows the differential input voltage to be accurately amplified in the presence of large common-mode voltages six times greater than that which can be tolerated by the actual input to A1. As a result, the input CMR extends to six times the quantity  $(V<sub>S</sub> - 1 V)$ . The overall common-mode error is minimized by precise laser-trimming of R3 and R4, thus giving the AD626 a common-mode rejection ratio (CMRR) of at least 10,000:1 (80 dB).

To minimize the effect of spurious RF signals at the inputs due to rectification at the input to A1, small filter capacitors C1 and C2 are included.



Figure 28. Simplified Schematic

The output of A1 is connected to the input of A2 via a 100 k $\Omega$ (R12) resistor to facilitate the low-pass filtering of the signal of interest (see Low-Pass Filtering section).

The 200 k $\Omega$  input impedance of the AD626 requires that the source resistance driving this amplifier be low in value  $\left($  < 1 kΩ $\right)$  this is necessary to minimize gain error. Also, any mismatch between the total source resistance at each input will affect gain accuracy and common-mode rejection (CMR). For example: when operating at a gain of 10, an 80  $\Omega$  mismatch in the source resistance between the inputs will degrade CMR to 68 dB.

The output buffer, A2, operates at a gain of 2 or 20, thus setting the overall, precalibrated gain of the AD626 (with no external components) at 10 or 100. The gain is set by the feedback network around amplifier A2.

The output of amplifier A2 relies on a 10 kΩ resistor to  $-V<sub>S</sub>$  for "pulldown." For single supply operation,  $(-V<sub>S</sub> = "GND")$ , A2 can drive a 10 kΩ ground referenced load to at least  $+4.7$  V. The minimum, nominally "zero," output voltage will be 30 mV. For dual supply operation  $(\pm 5 \text{ V})$ , the positive output voltage swing will be the same as for a single supply. The negative swing will be to  $-2.5$  V, at  $G = 100$ , limited by the ratio:

$$
-V_S \times \frac{R15 + R14}{R13 + R14 + R15}
$$

The negative range can be extended to  $-3.3$  V (G = 100) and  $-4$  V (G = 10) by adding an external 10 kΩ pulldown from the output to  $-V_s$ . This will add 0.5 mA to the AD626's quiescent current, bringing the total to 2 mA.

The AD626's 100 kHz bandwidth at  $G = 10$  and 100 (a 10 MHz gain bandwidth) is much higher than can be obtained with low power op amps in discrete differential amplifier circuits. Furthermore, the AD626 is stable driving capacitive loads up to 50 pF (G10) or 200 pF (G100). Capacitive load drive can be increased to 200 pF (G10) by connecting a 100  $\Omega$  resistor in series with the AD626's output and the load.

### **ADJUSTING THE GAIN OF THE AD626**

The AD626 is easily configured for gains of 10 or 100. Figure 29 shows that for a gain of 10, Pin 7 is simply left unconnected; similarly, for a gain of 100, Pin 7 is grounded, as shown in Figure 30.

Gains between 10 and 100 are easily set by connecting a variable resistance between Pin 7 and Analog GND, as shown in Figure 31. Because the on-chip resistors have an absolute tolerance of  $\pm 20\%$  (although they are ratio matched to within 0.1%), at least a 20% adjustment range must be provided. The values shown in the table in Figure 31 provide a good trade-off between gain set range and resolution, for gains from 11 to 90.



Figure 29. AD626 Configured for a Gain of 10



Figure 30. AD626 Configured for a Gain of 100



| <b>GAIN RANGE</b> | $R_G(\Omega)$    | $R_H(\Omega)$ |
|-------------------|------------------|---------------|
| $11 - 20$         | 100 <sub>k</sub> | 4.99k         |
| $20 - 40$         | 10 <sub>k</sub>  | 802           |
| $40 - 80$         | 1k               | 80            |
| $80 - 100$        | 100              | $\mathbf{2}$  |

Figure 31. Recommended Circuit for Gain Adjustment

### **SINGLE-POLE LOW-PASS FILTERING**

A low-pass filter can be easily implemented by using the features provided by the AD626.

By simply connecting a capacitor between Pin 4 and ground, a single-pole low-pass filter is created, as shown in Figure 32.



Figure 32. A One-Pole Low-Pass Filter Circuit Which Operates from a Single +10 V Supply

### **CURRENT SENSOR INTERFACE**

A typical current sensing application, making use of the large common-mode range of the AD626, is shown in Figure 33. The current being measured is sensed across resistor  $R<sub>S</sub>$ . The value of R<sub>S</sub> should be less than 1 kΩ and should be selected so that the average differential voltage across this resistor is typically 100 mV.

To produce a full-scale output of  $+4$  V, a gain of  $40$  is used adjustable by  $\pm 20\%$  to absorb the tolerance in the sense resistor. Note that there is sufficient headroom to allow at least a 10% overrange (to +4.4 V).



Figure 33. Current Sensor Interface

### **BRIDGE APPLICATION**

Figure 34 shows the AD626 in a typical bridge application. Here, the AD626 is set to operate at a gain of 100, using dual supply voltages and offering the option of low-pass filtering.



Figure 34. A Typical Bridge Application



#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

#### **8-Lead SOIC (SO-8)**



