

# **Hot Swap Controller and Digital Power Monitor with Soft-Start Pin**

**Preliminary Technical Data** 

**ADM1177** 

### **FEATURES**

Allows Safe Board Insertion and Removal from a Live **Backplane** 

Controls Supply Voltages from 3.15 V to 14V **Precision Current Sense Amplifier** 

**Precision Voltage Input** 

12-Bit ADC for Current and Voltage Readback

**Charge Pumped Gate Drive for External N-FET Switch** 

**Adjustable Analog Current Limit with Circuit Breaker** 

**Fast Response Limits Peak Fault Current** 

**Automatic Retry or Latch-Off On Current Fault** 

Programmable hot swap timing via TIMER pin

Soft-start pin for reference adjustment and programming of initial current ramp rate

**Active-high ON pin** 

I<sup>2</sup>C Fast Mode compliant interface (400 KHz max)

10-lead MSOP package

### **APPLICATIONS**

**Power Monitoring/Power Budgeting Central office Equipment Telecommunication and Datacommunication Equipment PC/Servers** 

#### **GENERAL DESCRIPTION**

The ADM1177 is an integrated hot-swap controller which offers digital current and voltage monitoring via an on-chip 12-bit ADC, communicated through an I2C interface.

An internal current sense amplifier senses voltage across the sense resistor in the power path via the VCC and SENSE pins.

The ADM1177 limits the current through this resistor by controlling the gate voltage of an external N-channel FET in the power path, via the GATE pin. The sense voltage (and hence the inrush current) is kept below a preset maximum.

The ADM1177 protects the external FET by limiting the time that it spends with the maximum current running in it. This current limit period is set by the choice of capacitor attached to the TIMER pin. Additionally, the device provides protection from overcurrent events at times after the hot-swap event is complete. In the case of a short-circuit event the current in the sense resistor will exceed an overcurrent trip threshold, and the FET will be switched off immediately by pulling down the GATE pin.

#### Rev. PrD May 2006

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

### **FUNCTIONAL BLOCK DIAGRAM**



**APPLICATIONS DIAGRAM** 



Figure 2.

A Soft-start (SS) pin is also included. This gives the user control over the reference on the current sense amplifier. An internal current source will charge a capacitor on this pin at startup, allowing the user set the profile of the initial current ramp. A voltage can also be driven on this pin to alter the reference.

A 12-bit ADC can measure the current seen in the sense resistor, and also the supply voltage on the VCC pin.

An industry standard I2C interface allows a controller to read current and voltage data from the ADC. Measurements can be initiated by an I2C command. Alternatively the ADC can run continuously and the user can read the latest conversion data whenever it is required. Up to 4 unique I2C addresses can be created by the way the ADR pin is connected.

The ADM1177 is packaged in a 10-lead MSOP package.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.461.3113

© 2006 Analog Devices, Inc. All rights reserved.

## **ADM1177**

## **TABLE OF CONTENTS**

### **REVISION HISTORY**

May 06—Revision PrD: Preliminary Version



# **ADM1177—SPECIFICATIONS**

 $V_{VCC} = 3.15 V$  to 14V,  $T_A = -40 ^{\circ} C$  to +85  $^{\circ} C$ , Typical Values at  $T_A = +25 ^{\circ} C$  unless otherwise noted.

| Table 1.                                           | T         |                 |                 | T     | - n                                                                                                 |
|----------------------------------------------------|-----------|-----------------|-----------------|-------|-----------------------------------------------------------------------------------------------------|
| Parameter                                          | Min       | Тур             | Max             | Units | Conditions                                                                                          |
| VCC Pin                                            |           |                 |                 |       |                                                                                                     |
| Operating Voltage Range, Vvcc                      | 3.15      |                 | 14              | V     |                                                                                                     |
| Supply Current, Icc                                |           | 1.6             | 3               | mA    |                                                                                                     |
| Undervoltage Lockout, Vuvlo                        |           | 2.8             |                 | ٧     | V <sub>VCC</sub> Rising                                                                             |
| Undervoltage Lockout Hysteresis, Vuvlohyst         |           | 25              |                 | mV    |                                                                                                     |
| ON Pin                                             |           |                 |                 |       |                                                                                                     |
| Input Current, I <sub>INON</sub>                   | -100      | 0               | +100            | nA    |                                                                                                     |
| Trip Threshold, V <sub>ONTH</sub>                  |           | 1.3             |                 | ٧     | ON rising                                                                                           |
| Trip Threshold Hysteresis, V <sub>ONHYST</sub>     |           | 80              |                 | mV    |                                                                                                     |
| Glitch Filter Time                                 |           | 3               |                 | μs    |                                                                                                     |
| SS Pin                                             |           |                 |                 | 1     |                                                                                                     |
| Pullup Current, I <sub>ISSPU</sub>                 |           | 10              |                 | μΑ    | $V_{SS} = 0V \text{ to } 1V$                                                                        |
| Current Setting Gain, GAINss                       |           | 10              |                 | V/V.  | $V_{SS} / V_{CB}$ . Valid until $V_{SS} = 1V$ , then consider                                       |
| current setting dam, drains                        |           | 10              |                 | - %   | the gain as 10.                                                                                     |
| Soft-start Completion Voltage, SS <sub>HIGHV</sub> |           | 1.3             | 4               | V     | SS continues to pull up beyond 1V                                                                   |
| Pullup Current, I <sub>ISSPUD</sub>                |           | 100             | 36.             | μΑ    | Under Fault                                                                                         |
| SENSE Pin                                          |           | 100             | <del>1</del> 12 | μπ    | onder rudic                                                                                         |
| Input Leakage, Isense                              | -1        | 4 32            | 1               | μA    | V <sub>SENSE</sub> = V <sub>VCC</sub>                                                               |
|                                                    |           |                 |                 | '     |                                                                                                     |
| Overcurrent Fault Timing Threshold, Voctim         | 85        |                 |                 | mV    | Voctrim = (Vvcc – Vsense), Fault timing starts on the TIMER pin                                     |
| Overcurrent Limit Threshold, V <sub>LIM</sub>      | 90        | 100             | 110             | mV    | $V_{LIM} = (V_{VCC} - V_{SENSE})$ , Closed loop regulation                                          |
| Fast Overcurrent Trip Threshold, Vocfast           |           |                 | 115             | mV    | to a current limit $V_{OCFAST} = (V_{VCC} - V_{SENSE})$ , Gate pulldown                             |
| rast o teleament mp mesheta, techsi                |           |                 |                 |       | current turned on                                                                                   |
| GATE Pin                                           |           |                 |                 |       |                                                                                                     |
| Drive Voltage, V <sub>GATE</sub>                   | 5         | 7               | 10              | V     | $V_{GATE} - V_{VCC}$ , $V_{VCC} = 3.15 \text{ V}$                                                   |
| Drive Voltage, V <sub>GATE</sub>                   | 6         | 8               | 12              | V     | $V_{GATE} - V_{VCC}$ , $V_{VCC} = 5 \text{ V}$                                                      |
| Drive Voltage, V <sub>GATE</sub>                   | 5         | 7               | 10              | V     | $V_{GATE} - V_{VCC}$ , $V_{VCC} = 13.2 \text{ V}$                                                   |
| Pullup Current                                     | 10        | 12              | 14              | μA    | $V_{GATF} = 0 V$                                                                                    |
| Pulldown Current                                   |           | 2               | • •             | mA    | $V_{GATE} = 3 \text{ V}, V_{VCC} > \text{UVLO}$                                                     |
| Pulldown Current                                   |           | 25              |                 | mA    | $V_{GATE} = 3 \text{ V, } V_{VCC} > 3 \text{ VES}$ $V_{GATE} = 3 \text{ V, } V_{VCC} < \text{UVLO}$ |
| TIMER Pin                                          |           | 23              |                 | ША    | VGAIE - 3 V, VVCC \ OVEO                                                                            |
|                                                    | <b>-4</b> | E               | 6               |       | Initial Cycle V = 1V                                                                                |
| Pull-Up Current (Power On Reset), ITIMERUPPOR      |           | -5<br>60        | -6<br>72        | μA    | Initial Cycle, V <sub>TIMER</sub> = 1 V                                                             |
| Pull-Up Current (Fault Mode), Itimerupfault        | -48       | <del>-</del> 60 | -72<br>2.5      | μΑ    | During Current Fault, V <sub>TIMER</sub> = 1 V                                                      |
| Pull-Down Current (Retry Mode), ITIMERDNRETRY      |           | 2               | 2.5             | μΑ    | After current fault and during a cool-down period on a retry device, $V_{TIMER} = 1 \text{ V}$      |
| Pull-Down Current, Itimerdn                        |           | 100             |                 | μΑ    | Normal Operation, V <sub>TIMER</sub> = 1 V                                                          |
| Trip Threshold High, V <sub>TIMERH</sub>           | 1.235     | 1.3             | 1.365           | ٧     | TIMER rising                                                                                        |
| Trip Threshold Low, V <sub>TIMERL</sub>            | 0.18      | 0.2             | 0.22            | ٧     | TIMER falling                                                                                       |
| ADR Pin                                            |           |                 |                 |       |                                                                                                     |
| Set address to 00, V <sub>ADRLOWV</sub>            | 0         |                 | 0.8             | V     | Low state                                                                                           |
| Set address to 01, R <sub>ADRLOWZ</sub>            | 135       | 150             | 165             | kΩ    | Resistor to ground state, load pin with                                                             |
| Set dadiess to 61, HADRIOWZ                        | 133       | 150             | 103             | 142   | specified resistance for 01 decode                                                                  |
| Set address to 10, I <sub>ADRHIGHZ</sub>           | -1        |                 | +1              | μΑ    | Open state, maximum load allowed on ADR pin for 10 decode                                           |
| Set address to 11, Vadrhighv                       | 2         |                 | 5.5             | V     | High state                                                                                          |
| Input current for 11 decode, I <sub>ADRLOW</sub>   |           | 3               | 5.5<br>5        |       | $V_{ADR} = 2.0 \text{ V to } 5.5 \text{ V}$                                                         |
| -                                                  | 40        |                 | 5               | μΑ    |                                                                                                     |
| Input current for 00 decode, IADRHIGH              | -40       | -22             |                 | μΑ    | $V_{ADR} = 0 V \text{ to } 0.8 V$                                                                   |

| Parameter                                                                    | Min                  | Тур                 | Max          | Units | Conditions                                                                                                             |
|------------------------------------------------------------------------------|----------------------|---------------------|--------------|-------|------------------------------------------------------------------------------------------------------------------------|
| MONITORING ACCURACY <sup>1</sup>                                             |                      | *                   |              |       |                                                                                                                        |
| Current Sense Absolute Accuracy                                              | TBD                  |                     | TBD          | %     | V <sub>SENSE</sub> = 75 mV                                                                                             |
|                                                                              | -2.3                 |                     | +2.2         | %     | V <sub>SENSE</sub> = 75 mV, @ 0°C to +70°C                                                                             |
|                                                                              | TBD                  |                     | TBD          | %     | V <sub>SENSE</sub> = 50mV                                                                                              |
|                                                                              | -2.5                 |                     | +2.5         | %     | V <sub>SENSE</sub> = 50 mV, @ 0°C to +70°C                                                                             |
|                                                                              | TBD                  |                     | TBD          | %     | V <sub>SENSE</sub> = 25mV                                                                                              |
|                                                                              | -2.8                 |                     | +2.8         | %     | V <sub>SENSE</sub> = 25mV, @ 0°C to +70°C                                                                              |
|                                                                              | -3.5                 |                     | +3.5         | %     | V <sub>SENSE</sub> = 12.5 mV, @ 25°C                                                                                   |
| Current Sense Accuracy, T <sub>C</sub>                                       | 3.5                  | ±0.01               | 13.3         | %/°C  | V SENSE — 12.5 111V, @ 25 C                                                                                            |
| V <sub>SENSE</sub> for ADC full-scale                                        |                      | 105                 |              | mV    |                                                                                                                        |
| Voltage Sense Accuracy                                                       | -1.5                 | 0                   | +1.5         | %     | V <sub>VCC</sub> = 3.0 V to 5.5V(VRANGE = 1)                                                                           |
| voltage Selise Accuracy                                                      | -1.5<br>-1.5         | 0                   | +1.5<br>+1.5 | %     | $V_{VCC} = 3.0 \text{ V to } 3.3 \text{ V (VRANGE} = 1)$<br>$V_{VCC} = 10.8 \text{ V to } 13.2 \text{ V (VRANGE} = 0)$ |
| V <sub>cc</sub> for ADC full-scale, low range                                | -1.5                 | 6.656               | +1.5         | V     | VRANGE = 1                                                                                                             |
| V <sub>CC</sub> for ADC full-scale, low range                                |                      | 26.628 <sup>2</sup> |              | V     | VRANGE = 0                                                                                                             |
|                                                                              |                      | 20.028              |              | V     | VRAINGE = 0                                                                                                            |
| I <sup>2</sup> C Timing <sup>3</sup>                                         |                      |                     |              | .,    | .a                                                                                                                     |
| Low level input voltage, V <sub>IL</sub>                                     | 2.24                 |                     | 0.99         | V     | 75                                                                                                                     |
| High level input voltage, V <sub>IH</sub>                                    | 2.31                 |                     |              | V     |                                                                                                                        |
| Low level output voltage on SDA, V <sub>OL</sub>                             | _                    |                     | 0.4          | V     | $I_{OL} = 3mA$                                                                                                         |
| Output fall time on SDA from V <sub>IHMIN</sub> to V <sub>ILMAX</sub>        | 20+0.1C <sub>B</sub> |                     | 250          | ns    | C <sub>B</sub> = bus capacitance from SDA to GND                                                                       |
| Maximum width of spikes suppressed by input<br>filtering on SDA and SCL pins | 50                   |                     | <b>2</b> 50  | ns    |                                                                                                                        |
| Input current, I <sub>I</sub> , on SDA/SCL when not driving out a logic low  | -10                  |                     | +10          | μΑ    |                                                                                                                        |
| Input capacitance on SDA/SCL                                                 |                      | 5                   |              | pF    |                                                                                                                        |
| SCL clock frequency, f <sub>SCL</sub>                                        |                      |                     | 400          | kHz   |                                                                                                                        |
| LOW period of the SCL clock                                                  | 600                  |                     |              | ns    |                                                                                                                        |
| HIGH period of the SCL clock                                                 | 1300                 |                     |              | ns    |                                                                                                                        |
| Setup time for a repeated START condition, t <sub>SU:STA</sub>               | 600                  |                     |              | ns    |                                                                                                                        |
| SDA output data hold time, thd;DAT                                           | 100                  |                     |              | ns    |                                                                                                                        |
| Set-up time for a stop condition, t <sub>SU;STO</sub>                        | 600                  |                     |              | ns    |                                                                                                                        |
| Bus free time between a STOP and a START                                     | 1300                 |                     |              | ns    |                                                                                                                        |
| condition, t <sub>BUF</sub>                                                  |                      |                     |              |       |                                                                                                                        |
| Capacitive load for each bus line                                            |                      |                     | 400          | рF    |                                                                                                                        |

<sup>1</sup> Monitoring accuracy is a measure of the error in a code that is read back for a particular voltage/current. This is a combination of amplifier error, reference error and ADC error.

<sup>2</sup>The maximum operating voltage is limited to  $V_{VCC}$  =14 V which corresponds to an ADC code of 871.

<sup>3</sup>The following conditions apply to all timing specifications:  $V_{BUS}$  =3.3V,  $T_A$  =25°C. All timings refer to  $V_{IHMIN}$  and  $V_{ILMAX}$ .

## **ABSOLUTE MAXIMUM RATINGS**

Table 2

| Parameter                   | Rating          |
|-----------------------------|-----------------|
| V <sub>CC</sub> Pin         | 20 V            |
| SENSE Pin                   | 20 V            |
| TIMER Pin                   | −0.3 V to +6 V  |
| ON Pin                      | −0.3 V to +20 V |
| SS Pin                      | TBD             |
| GATE Pin                    | 30 V            |
| SDA, SCL Pins               | −0.3 V to +6 V  |
| ADR Pin                     | −0.3 V to +6 V  |
| Power Dissipation           | TBD             |
| Storage Temperature         | −65°C to +125°C |
| Operating Temperature Range | -40°C to +85°C  |
| Lead Temperature Range      |                 |
| (Soldering 10 sec)          | 300°C           |
| Junction Temperature        | 150°C           |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only. Functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability. Ambient temperature = 25°C, unless otherwise noted.

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



# **ADM1177**

# PIN CONFIGURATIONS



### **PIN FUNCTIONAL DESCRIPTIONS**

### Table 3.

| Pin No. | Name  | Description                                                                                                                                                                                                                                                                                                                                                 |
|---------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | VCC   | Positive supply input pin. The operating supply voltage range is between 3.15 V to 14 V. An undervoltage lockout (UVLO) circuit resets the ADM1177 when a low supply voltage is detected.                                                                                                                                                                   |
| 2       | SENSE | Current sense input pin. A sense resistor between the VCC and SENSE pins sets the analog current limit. The hotswap operation of the ADM1177 controls the external FET gate to maintain the (V <sub>VCC</sub> -V <sub>SENSE</sub> ) voltage at 100 mV or below.                                                                                             |
| 3       | ON    | Undervoltage input pin. Active high pin. An internal ON comparator has a trip threshold of 1.3 V and the output of this comparator is used as an enable for the hotswap operation. With an external resistor divider from VCC to GND, this pin can be used to enable the hotswap operation one a specific voltage on VCC, giving an undervoltage function.  |
| 4       | GND   | Chip Ground Pin                                                                                                                                                                                                                                                                                                                                             |
| 5       | TIMER | Timer pin. An external capacitor CTIMER sets a 270 ms/μF initial timing cycle delay and a 21.7 ms/μF fault delay. The GATE pin turns off whenever the TIMER pin is pulled beyond the upper threshold. An overvoltage detection with an external zener can be used to force this pin high.                                                                   |
| 6       | SCL   | I <sup>2</sup> C Clock Pin. Open-drain output requires an external resistive pull-up.                                                                                                                                                                                                                                                                       |
| 7       | SDA   | I <sup>2</sup> C Data I/O Pin. Open-drain output requires an external resistive pull-up.                                                                                                                                                                                                                                                                    |
| 8       | ADR   | I <sup>2</sup> C Address Pin. This pin can be tied low, tied high, left floating or tied low through a resistor to set four different I <sup>2</sup> C addresses.                                                                                                                                                                                           |
| 9       | SS    | Soft-Start Pin. This pin controls the reference on the current sense amplifier. A 10 µA current source charges this pin at startup. A capacitor on this pin will then set the slope of the initial current ramp. This pin can also be driven to a voltage to alter the reference directly, thereby adjusting the current limit level.                       |
| 10      | GATE  | GATE Output Pin. This pin is the high side gate drive of an external N-channel FET. This pin is driven by the FET drive controller which utilises a charge pump to provide a 12 μA pull-up current to charge the FET gate pin. The FET drive controller regulates to a maximum load current (100 mV through the sense resistor) by modulating the GATE pin. |

## OVERVIEW OF THE HOTSWAP FUNCTION

When circuit boards are inserted into a live backplane, discharged supply bypass capacitors would draw large transient currents from the backplane power bus as they charge. Such transient currents can cause permanent damage to connector pins, and dips on the backplane supply which could reset other boards in the system. The ADM1177 is designed to turn a circuit board's supply voltage on and off in a controlled manner, allowing the circuit board to be safely inserted into or removed from a live backplane. The ADM1177 can reside either on the backplane or on the circuit board itself.

The ADM1177 controls the "inrush" current to a fixed maximum level by modulating the gate of an external N-channel FET placed between the live supply rail and the load. This "hotswap" function protects the card connectors and the FET itself from damage and also limits any problems which could be caused by the high current loads on the live supply rail.

The ADM1177 holds the GATE pin down (and thus the FET is held off) until a number of conditions are met. An undervoltage lockout circuit ensures that the device is being provided with an adequate input supply voltage. Once this has been successfully detected, the device goes through an initial timing cycle to provide a delay before it will attempt to hotswap. This delay ensures that the board is fully seated in the backplane before the board is powered up.

Once the initial timing cycle is complete, the hotswap function is switched on under control of the ON pin. When asserted high the hotswap operation starts.

The ADM1177 charges up the gate of the FET to turn on the load. It will continue to charge up the GATE pin until the linear current limit (set to  $100 \text{ mV/R}_{\text{SENSE}}$ ) is reached. For some combinations of low load capacitance and high current limit, this limit may not be reached before the load is fully charged up. If current limit is reached, the ADM1177 will regulate the GATE pin to keep the current at this limit. For currents above the overcurrent fault timing threshold, nominally  $100 \text{ mV/R}_{\text{SENSE}}$ , the current fault is timed by sourcing a current out to the TIMER pin. If the load becomes fully charged before the fault current limit time is reached (when the TIMER pin reaches 1.3 V), the current will drop below the overcurrent fault timing threshold, the ADM1177 will then charge the GATE pin higher to fully enhance the FET for lowest  $R_{\text{ON}}$ , and the TIMER pin will be pulled down again.

If the fault current limit time is reached before the load drops below the current limit, a fault has been detected, and the hotswap operation is aborted by pulling down on the GATE pin to turn off the FET. The ADM1177-2 latches off at this point and will only attempt to hotswap again when the ON pin is deasserted then asserted again. The ADM1177-1 will retry the hotswap operation indefinitely, keeping the FET in SOA by

using the TIMER pin to time a cool-down period in between hotswap attempts. The current and voltage threshold combinations on the TIMER pin set the retry duty cycle to 3.8%.

The ADM1177 is designed to operate over a range of supplies from 3.15 V to 14 V.

### **UNDERVOLTAGE LOCKOUT**

An internal undervoltage lockout (UVLO) circuit resets the ADM1177 if the VCC supply is too low for normal operation. The UVLO has a low-to-high threshold of 2.8 V, with 25 mV hysteresis. Above 2.8 V supply voltage, the ADM1177 will start the initial timing cycle.

#### ON FUNCTION

The ADM1177-1 has an active-high ON pin. The ON pin is the input to a comparator which has a low-to-high threshold of 1.3 V, an 80 mV hysteresis and a glitch filter of 3  $\mu s$ . A low input on the ON pin turns off the hotswap operation by pulling the GATE pin to ground, turning off the external FET. The TIMER pin is also reset by turning on a pull-down current on this pin. A low-to-high transition on the ON pin starts the hotswap operation. A 10  $k\Omega$  pull-up resistor connecting the ON pin to the supply is recommended.

Alternatively, an external resistor divider at the ON pin can be used to program an undervoltage lockout value higher than the internal UVLO circuit, thereby setting a voltage level at the VCC supply where the hotswap operation is to start. An RC filter can be added at the ON pin to increase the delay time at card insertion if the initial timing cycle delay is insufficient.

### **SOFT START (SS PIN)**

The SS pin is used to determine the inrush current profile. A capacitor should be attached to this pin. Whenever the FET is requested to turn on, the SS pin is held at ground until the SENSE pin reaches a few mV. A current source is then turned on, which linearly ramps the capacitor up to 1.3V. The reference voltage for the GATE linear control amplifier is derived from the soft start voltage, such that the inrush linear current limit is defined as  $I_{LIMIT} = V_{SS} \, / \, (20 \, x \, R_{SENSE})$ . A voltage can also be driven onto the SS pin to clamp the reference at a different level.

#### TIMER FUNCTION

The TIMER pin handles several timing functions with an external capacitor,  $C_{\text{TIMER}}.$  There are two comparator thresholds:  $V_{\text{TIMERH}}$  (0.2 V) and  $V_{\text{TIMERL}}$  (1.3 V). The four timing current sources are a 5  $\mu A$  and a 60  $\mu A$  pull-up, and a 2  $\mu A$  and a 100  $\mu A$  pull-down. The 100  $\mu A$  is a non-ideal current source approximating a 7  $k\Omega$  resistor below 0.4 V.

These current and voltage levels, together with the value of  $C_{\text{TIMER}}$  that the user chooses, determine the initial timing cycle time, the fault current limit time, and the hotswap retry duty cycle.

# GATE AND TIMER FUNCTIONS DURING A HOTSWAP

During hot insertion of a board onto a live supply rail at VCC, the abrupt application of supply voltage charges the external FET drain/gate capacitance, which could cause an unwanted gate voltage spike. An internal circuit holds GATE low before the internal circuitry wakes up. This reduces the FET current surges substantially at insertion. The GATE pin is also held low during the initial timing cycle, and until the ON pin has been taken high to start the hotswap operation.

During hotswap operation the GATE pin is first pulled up by a 12  $\mu A$  current source. If the current through the sense resistor reaches the overcurrent fault timing threshold, Voctim, then a pull-up current of 60  $\mu A$  on the TIMER pin is turned on, and this pin starts charging up. At a slightly higher voltage in the sense resistor, the error amplifier servos the GATE pin to maintain a constant current to the load by controlling the voltage across the sense resistor to the linear current limit,  $V_{\rm LIM}$ .

A normal hotswap will complete when the board supply capacitors near full charge and the current through the sense resistor drops, to eventually reach the level of the board load current. As soon as the current drops below the overcurrent fault timing threshold, the current into the TIMER pin will switch from being a 60  $\mu A$  pull-up to a 100  $\mu A$  pull-down. The ADM1177 will then drive the GATE voltage as high as it can to fully enhance the FET and reduce  $R_{\rm ON}$  losses to a minimum.

A hotswap will fail if the load current fails to drop below the overcurrent fault timing threshold,  $V_{\text{OCTIM}}$ , before the TIMER pin has charged up to 1.3 V. In this case the GATE pin is then pulled down with a 2 mA current sink. The GATE pull-down will stay on until a hotswap retry starts, which can be forced by de-asserting then re-asserting the ON pin, or the device will retry automatically after a cool-down period, on the ADM1177-1.

The ADM1177 also features a method of protection from sudden load current surges, such as a low impedance fault, when the current seen across the sense resistor may go well beyond the linear current limit. If the fast overcurrent trip threshold, Voceast, is exceeded, the 2 mA GATE pull-down is turned on immediately. This pulls the GATE voltage down quickly to enable the ADM1177 to limit the length of the current spike that gets through, and also to bring the current through the sense resistor back into linear regulation as quickly as possible. This protects the backplane supply from sustained overcurrent conditions, which may otherwise have caused problems with the backplane supply level dropping too low.

# CALCULATING CURRENT LIMITS AND FAULT CURRENT LIMIT TIME

The nominal linear current limit is determined by a sense resistor connected between the VCC and SENSE pins as given by the equation below:

$$I_{LIMIT(NOM)} = V_{LIM(NOM)}/R_{SENSE} = 100 \text{ mV}/R_{SENSE}$$
 (1)

The minimum linear fault current is given by Equation 2:

$$I_{LIMIT(MIN)} = V_{LIM(MIN)}/R_{SENSE(MAX)} = 90 \text{ mV}/R_{SENSE(MAX)}$$
 (2)

The maximum linear fault current is given by Equation 3:

$$I_{LIMIT(MAX)} = V_{LIM(MAX)}/R_{SENSE(MIN)} = 110 \text{ mV}/R_{SENSE(MIN)}$$
 (3)

The power rating of the sense resistor should be rated at the maximum linear fault current level.

The minimum overcurrent fault timing threshold current is given by

$$I_{OCTIM(MIN)} = V_{OCTIM(MIN)}/R_{SENSE(MAX)} = 85 \text{ mV}/R_{SENSE(MAX)}$$
 (4)

The maximum fast overcurrent trip threshold current is given by

$$I_{OCFAST(MAX)} = V_{OCFAST(MAX)}/R_{SENSE(MIN)} = 115 \text{ mV/}R_{SENSE(MIN)}(5)$$

The fault current limit time is the time that a device will spend timing an overcurrent fault, and is given by

$$t_{FAULT} \sim = 21.7 \times C_{TIMER} \text{ ms/}\mu\text{F}$$
 (6)

### **INITIAL TIMING CYCLE**

When VCC is first connected to the backplane supply, there is an internal supply (time-point (1) in Figure 4) in the ADM1177 which needs to charge up. A very short time later (significantly less than 1 ms) the internal supply will be fully up and, since the undervoltage lockout voltage has been exceeded at VCC, the device will come out of reset. During this first short reset period the GATE pin is held down with a 25 mA pulldown current, and the TIMER pin is pulled down with a 100  $\mu A$  current sink.

The ADM1177 then goes through an initial timing cycle. At point (2) the TIMER pin is pulled high with 5  $\mu A$ . At time point (3), the TIMER reaches the  $V_{\text{TIMERL}}$  threshold and the first portion of the initial cycle ends. The 100  $\mu A$  current source then pulls down the TIMER pin until it reaches 0.2 V at time

point (4). The initial cycle delay (time point 2 to time point 4) is related to C<sub>TIMER</sub> by equation:

$$t_{INITIAL} \sim = 270 \times C_{TIMER} \text{ ms/}\mu\text{F}$$
 (7)

When the initial timing cycle terminates, the device is ready to start a hotswap operation (assuming ON pin is asserted). In the example shown in Figure 4, the ON pin was asserted at the same time as VCC was applied, so the hotswap operation starts immediately after time-point (4). At this point the FET gate is charged up with a 12 µA current source. At timepoint (5) the threshold voltage of the FET is reached and the load current begins to flow. The FET is controlled to keep the sense voltage at 100 mV (this corresponds to a maximum load current level defined by the value of R<sub>SENSE</sub>). At timepoint (6) V<sub>GATE</sub> and V<sub>OUT</sub> have reached their full potential and the load current has settled to its nominal level. Figure 5 illustrates the situation where the ON pin is asserted after  $V_{\text{VCC}}$  is applied.



Figure 4. Start-up (ON asserts as power is applied)



Start-up (ON asserts after power is applied)

### **HOTSWAP RETRY CYCLE ON ADM1177-1**

With the ADM1177-1 the device will turn off the FET after an overcurrent fault, and will then use the TIMER pin to time a delay before automatically retrying to hotswap.

As with all ADM1177 devices, on overcurrent fault is timed by charging the TIMER cap with a 60 µA pull-up current, and when the TIMER pin reaches 1.3 V the fault current limit time has been reached and the GATE pin is pulled down. On the ADM1177-1, the TIMER pin is then pulled down with a 2 µA current sink. When the TIMER pin reaches 0.2 V, it will automatically restart the hotswap operation.

The cool down period is related to  $C_{\text{TIMER}}$  by equation:

$$t_{\text{COOL}} \sim = 550 \times C_{\text{TIMER}} \,\text{ms/}\mu\text{F}$$
 (8)

The retry duty cycle is thus given by

$$t_{FAULT}/(t_{COOL} + t_{FAULT}) \times 100\% = 3.8\%$$
(9)

## **VOLTAGE AND CURRENT READBACK**

In addition to providing hot swap functionality, the ADM1177 also contains the components to allow voltage and current readback over an I $^2$ C bus. The voltage output of the current sense amplifier and the voltage on the VCC pin are fed into a 12-bit ADC via a multiplexer. The device can be instructed to convert voltage and/or current at any time during operation via an I $^2$ C command. When all conversions are complete the voltage and/or current values can be read out to 12-bit accuracy in two or three bytes.

#### **SERIAL BUS INTERFACE**

Control of the ADM1177 is carried out via the Inter-IC Bus ( $I^2C$ ). This interface is compatible with fastmode  $I^2C$  (400 kHz max). The ADM1177 is connected to this bus as a slave device, under the control of a master device.

### **IDENTIFYING THE ADM1177 ON THE I<sup>2</sup>C BUS**

The ADM1177 has a 7-bit serial bus slave address. When the device is powered up, it will do so with a default serial bus address. The five MSBs of the address are set to 10110, the two LSBs are determined by the state of the ADR pin. There are four different configurations available on the ADR pin which correspond to four different I<sup>2</sup>C addresses for the two LSBs. These are explained in Table 4 below. This scheme allows four ADM1177 devices to operation on a single I<sup>2</sup>C bus.

Table 4. Setting I<sup>2</sup>C Addresses via the ADR Pin

| ADR Configuration      | Address |
|------------------------|---------|
| Low state              | 0xB0    |
| Resistor to GND        | 0xB2    |
| Floating (unconnected) | 0xB4    |
| High state             | 0xB6    |

### **GENERAL I<sup>2</sup>C TIMING**

Figure 6 and Figure 7 show timing diagrams for general read and write operations using the  $I^2C$ . The  $I^2C$  specification defines specific conditions for different types of read and write operation, which are discussed later. The general  $I^2C$  protocol operates as follows:

 The master initiates data transfer by establishing a START condition, defined as a high to low transition on the serial data line SDA while the serial clock line SCL remains high. This indicates that a data stream will follow. All slave peripherals connected to the serial bus respond to the START condition, and shift in the next 8 bits, consisting of a 7-bit slave address (MSB first) plus a R/W bit, which determines the direction of the data transfer, i.e. whether data will be written to or read from the slave device (0 = write, 1 = read).

The peripheral whose address corresponds to the transmitted address responds by pulling the data line low during the low period before the ninth clock pulse, known as the acknowledge bit, and holding it low during the high period of this clock pulse. All other devices on the bus now remain idle while the selected device waits for data to be read from or written to it. If the R/W bit is a 0, the master will write to the slave device. If the R/W bit is a 1, the master will read from the slave device.

2. Data is sent over the serial bus in sequences of nine clock pulses, eight bits of data followed by an acknowledge bit from the slave device. Data transitions on the data line must occur during the low period of the clock signal and remain stable during the high period, as a low to high transition when the clock is high may be interpreted as a STOP signal.

If the operation is a write operation, the first data byte after the slave address is a command byte. This tells the slave device what to expect next. It may be an instruction such as telling the slave device to expect a block write, or it may simply be a register address that tells the slave where subsequent data is to be written.

Since data can flow in only one direction as defined by the R/W bit, it is not possible to send a command to a slave device during a read operation. Before doing a read operation, it may first be necessary to do a write operation to tell the slave what sort of read operation to expect and/or the address from which data is to be read.

3. When all data bytes have been read or written, stop conditions are established. In WRITE mode, the master will pull the data line high during the 10<sup>th</sup> clock pulse to assert a STOP condition. In READ mode, the master device will release the SDA line during the low period before the ninth clock pulse, but the slave device will not pull it low. This is known as No Acknowledge. The master will then take the data line low during the low period before the 10<sup>th</sup> clock pulse, then high during the 10<sup>th</sup> clock pulse to assert a STOP condition.



### WRITE AND READ OPERATIONS

The I<sup>2</sup>C specification defines several protocols for different types of read and write operations. The ones used in the ADM1177 are discussed below. The following abbreviations are used in the diagrams:

Table 5. I<sup>2</sup>C abbreviations

| S | START          |
|---|----------------|
| P | STOP           |
| R | READ           |
| W | WRITE          |
| A | ACKNOWLEDGE    |
| N | NO ACKNOWLEDGE |
|   |                |

### **QUICK COMMAND**

This operation allows the master check if the slave is present on the bus. This entails the following:

- 1. The master device asserts a start condition on SDA.
- 2. The master sends the 7-bit slave address followed by the write bit (low).
- 3. The addressed slave device asserts ACK on SDA.



Figure 9. Quick Command

### **WRITE COMMAND BYTE**

In this operation the master device sends a command byte to the slave device, as follows:

- 1. The master device asserts a start condition on SDA.
- 2. The master sends the 7-bit slave address followed by the write bit (low).
- 3. The addressed slave device asserts ACK on SDA.
- 4. The master sends the command byte. The command byte is identified by an MSB =0. (An MSB =1 indicates an Extended Register Write. See next section.)
- 5. The slave asserts ACK on SDA.
- 6. The master asserts a STOP condition on SDA to end the transaction.



Figure 10. Command Byte Write

The seven LSBs of the command byte are used to configure and control the ADM1177. Details of the function of each bit are provided in Table 6.

### **Table 6. Command Byte Operations**

| Bit | Default | Name      | Function                                                                                                                                                                                                                                                                                                              |
|-----|---------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C0  | 0       | V_CONT    | Set to convert voltage continuously. If readback is attempted before the first conversion is complete, the ADM1177 will ACK and return all zeros in the returned data.                                                                                                                                                |
| C1  | 0       | V_ONCE    | Set to convert voltage once. Self-clears. I <sup>2</sup> C will NACK an attempted read until ADC conversion is complete.                                                                                                                                                                                              |
| C2  | 0       | I_CONT    | Set to convert voltage continuously. If readback is attempted before the first conversion is complete, the ADM1177 will ACK and return all zeros in the returned data.                                                                                                                                                |
| C3  | 0       | I_ONCE    | Set to convert current once. Self-clears. I <sup>2</sup> C will NACK an attempted read until ADC conversion is complete.                                                                                                                                                                                              |
| C4  | 0       | VRANGE    | Selects different internal attenuation resistor networks for voltage readback. A "0" in C4 selects a 14:1 voltage divider. A "1" in C4 selects a 7:2 voltage divider. With an ADC full-scale of 1.902 V, the voltage at the VCC pin for an ADC full-scale result is 26.63 V for VRANGE = 0 and 6.66 V for VRANGE = 1. |
| C5  | 0       | N/A       | Unused                                                                                                                                                                                                                                                                                                                |
| C6  | 0       | STATUS_RD | Status Read. When this bit is set the data byte read back from the ADM1177 will be the STATUS byte. This contains the status of the device alerts. See Table14 for full details of the status byte.                                                                                                                   |

# **Preliminary Technical Data**

### **WRITE EXTENDED BYTE**

In this operation the master device writes to one of the three extended registers of the slave device, as follows:

- 1. The master device asserts a start condition on SDA.
- 2. The master sends the 7-bit slave address followed by the write bit (low).
- 3. The addressed slave device asserts ACK on SDA.
- 4. The master sends the register address byte. The MSB of this byte is set to 1 to indicate an extended register write. The two LSBs indicate which of the three extended registers will be written to (see Table 7). All other bits should be set to 0.
- 5. The slave asserts ACK on SDA.
- 6. The master sends the command byte. The command byte is identified by an MSB = 0. (An MSB = 1 indicates an Extended Register Write. See next section.)
- 7. The slave asserts ACK on SDA.

The master asserts a STOP condition on SDA to end the transaction.

| 1 | 2                | 3   | 4                   | 5 | 6                | 7 | 8 |  |
|---|------------------|-----|---------------------|---|------------------|---|---|--|
| s | SLAVE<br>ADDRESS | R A | REGISTER<br>ADDRESS | Α | REGISTER<br>DATA | N | Р |  |

Figure 11. Command Byte Write

Table 8, Table 9, and give details of each extended register.

**Table 7. Extended Register Addresses** 

| A6 | A5 | <b>A</b> 4 | А3 | A2 | A1 | A0 | Extended Register |
|----|----|------------|----|----|----|----|-------------------|
| 0  | 0  | 0          | 0  | 0  | 0  | 1  | ALERT_EN          |
| 0  | 0  | 0          | 0  | 0  | 1  | 0  | ALERT_TH          |
| 0  | 0  | 0          | 0  | 0  | 1  | 1  | CONTROL           |

Table 8. ALERT\_EN Register Operations

| Bit | Default | Name         | Function                                                                                                                                                                                                                                                                                   |
|-----|---------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | 0       | EN_ADC_OC1   | Enabled if a single ADC conversion on the I channel has exceeded the threshold set in the ALERT_TH register                                                                                                                                                                                |
| 1   | 0       | EN_ADC_OC4   | Enabled if four consecutive ADC conversions on the I channel have exceeded the threshold set in the ALERT_TH register                                                                                                                                                                      |
| 2   | 1       | EN_HS_ALERT  | Enabled if the hotswap has either latched off, or entered a cool down cycle, because of an overcurrent event                                                                                                                                                                               |
| 3   | 0       | EN_OFF_ALERT | Enable an ALERT if the HS operation is turned off by a transition which de-asserts the ON pin, or by an operation which writes the SWOFF bit high.                                                                                                                                         |
| 4   | 0       | CLEAR        | Clears the ON_ALERT, HS_ALERT and ADC_ALERT status bits in the STATUS register. These may immediately reset if the source of the alert has not been cleared, or disabled with the other bits in this register. This bit self-clears to 0 after the STATUS register bits have been cleared. |

### Table 9. ALERT\_TH Register Operations

| Bit | Default | Function                                                                                                                     |
|-----|---------|------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | FF      | The ALERT_TH register sets the current level at which an alert will occur. Defaults to ADC full-scale. ALERT_TH 8-bit number |
|     |         | corresponds to the top 8-bits of the current channel data.                                                                   |

### **Table 10. CONTROL Register Operations**

| Bit | Default | Name  | Function                                                  |
|-----|---------|-------|-----------------------------------------------------------|
| 0   | 0       | SWOFF | Force hotswap off. Equivalent to de-asserting the ON pin. |

### **READ VOLTAGE AND/OR CURRENT DATA BYTES**

The ADM1177 can be set up to provide information in three different ways (see Write Command Byte section above). Depending on how the device is configured the following data can be read out of the device after a conversion (or conversions):

### 1. Voltage and Current Readback.

The ADM1177 will digitize both voltage and current. Three bytes will be read out of the device in the following format:

Table 11.

| Byte | Contents        | B7   | В6  | B5 | B4 | В3 | B2 | B1 | BO |
|------|-----------------|------|-----|----|----|----|----|----|----|
| 1    | Voltage<br>MSBs | V11  | V10 | V9 | V8 | V7 | V6 | V5 | V4 |
| 2    | Current<br>MSBs | l111 | I10 | 19 | 18 | 17 | 16 | 15 | 14 |
| 3    | Voltage<br>LSBs | V3   | V2  | V1 | V0 | 13 | 12 | I1 | 10 |

### 2. Voltage Readback.

The ADM1177 will digitize voltage only. Two bytes will be read out of the device in the following format:

Table 12.

| Byte | Contents     | B7  | B6  | B5 | B4 | B3 | B2 | B1 | B0 |
|------|--------------|-----|-----|----|----|----|----|----|----|
| 1    | Voltage MSBs | V11 | V10 | V9 | V8 | V7 | V6 | V5 | V4 |
| 2    | Voltage LSBs | V3  | V2  | V1 | V0 | 0  | 0  | 0  | 0  |

### 3. Current Readback.

The ADM1177 will digitize current only. Two bytes will be read out of the device in the following format:

Table 13.

| Byte Contents |              | B7  | В6  | B5 | B4 | В3 | B2 | B1 | ВО |
|---------------|--------------|-----|-----|----|----|----|----|----|----|
| 1             | Current MSBs | l11 | l10 | 19 | 18 | 17 | 16 | 15 | 14 |
| 2             | Current LSBs | 13  | 12  | l1 | 10 | 0  | 0  | 0  | 0  |

The following series of events occur when the master receives three bytes (voltage and current data) from the slave device:

- 1. The master device asserts a START condition on SDA.
- 2. The master sends the 7-bit slave address followed by the read bit (high).
- 3. The addressed slave device asserts ACK on SDA.
- 4. The master receives the first data byte.
- 5. The master asserts ACK on SDA.

- 6. The master receives the second data byte.
- 7. The master asserts ACK on SDA.
- 8. The master receives the third data byte.
- 9. The master asserts NO ACK on SDA.
- 10. The master asserts a STOP condition on SDA and the transaction ends.

For the cases where the master is reading voltage only or current only, only two data bytes will be read and events 7 and 8 above will not be required.



Figure 12. Three Byte Read from ADM 1177



Figure 13. Two Byte Read fromADM1177

### **Read Status Register**

A single register of status data can also be read from the ADM1177.

- 1. The master device asserts a START condition on SDA.
- 2. The master sends the 7-bit slave address followed by the read bit (high).
- 3. The addressed slave device asserts ACK on SDA.
- 4. The master receives the status byte.
- 5. The master asserts ACK on SDA.



Figure 14. Status Read from ADM 1177

Table 14 shows the ADM1177 status registers in detail. Note that bits 1, 3 and 5 are cleared by writing to bit 4 of the ALERT\_EN register (CLEAR).

**Table 14. Status Byte Operations** 

| Bit | Name       | Function                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | ADC_OC     | An ADC based overcurrent comparison has been detected on the last 3 conversions                                                                                                                                                                                                                                                                                                                 |
| 1   | ADC_ALERT  | An ADC based overcurrent trip has happened, which has caused the ALERT. Cleared by writing to bit 4 of the ALERT_EN register.                                                                                                                                                                                                                                                                   |
| 2   | HS_OC      | The hotswap is off due to an analog overcurrent event. On parts which latch off, this will be the same as the HS_ALERT status bit (if EN_HS_ALERT=1). On the retry parts this will indicate the current state—a 0 could indicate that the data was read during a period when the device is retrying, or that it has successfully hotswapped by retrying after at least one overcurrent timeout. |
| 3   | HS_ALERT   | The hotswapper has failed since the last time this was reset. Cleared by writing to bit 4 of the ALERT_EN register.                                                                                                                                                                                                                                                                             |
| 4   | OFF_STATUS | The state of the ON pin. Set to 1 if the input pin is de-asserted. Can also be set to 1 by writing to the SWOFF bit of the CONTROL register.                                                                                                                                                                                                                                                    |
| 5   | OFF_ALERT  | An alert has been caused either by the ON pin or the SWOFF bit. Cleared by writing to bit 4 of the ALERT_EN register.                                                                                                                                                                                                                                                                           |

### **KELVIN SENSE RESISTOR CONNECTION**

When using a low-value sense resistor for high current measurement the problem of parasitic series resistance can arise. The lead resistance can be a substantial fraction of the rated resistance making the total resistance a function of lead length. This problem can be avoided by using a Kelvin sense connection. This type of connection separates the current path through the resistor and the voltage drop across the resistor. Figure 15 below shows the correct way to connect the sense resistor between the VCC and SENSE pins of the ADM1177.



Figure 15. Kelvin Sense Connections

## **OUTLINE DIMENSIONS**



Figure 16. 10-Lead MSOP Package (RM-10) Dimensions shown in millimeters

### **ORDERING GUIDE**

| Dimensions shown in millimeters  ORDERING GUIDE |                         |       |                   |                     |                 |  |  |  |
|-------------------------------------------------|-------------------------|-------|-------------------|---------------------|-----------------|--|--|--|
| Model                                           | Hotswap Retry Option    | Brand | Temperature Range | Package Description | Package Outline |  |  |  |
| ADM1177-1ARMZ-R7                                | Automatic Retry Version | M5Y   | -40°C to +85°C    | MSOP-10             | RM-10           |  |  |  |
| ADM1177-2ARMZ-R7                                | Latched Off Version     | M5Z   | −40°C to +85°C    | MSOP-10             | RM-10           |  |  |  |

<sup>&</sup>lt;sup>1</sup> Z = Pb-free part.

