### AM26LS32A Devices Meet or Exceed the Requirements of ANSI TIA/EIA-422-B, TIA/EIA-423-B, and ITU Recommendations V.10 and V.11

- AM26LS32A Devices Have ±7-V Common-Mode Range With ±200-mV Sensitivity
- AM26LS33A Devices Have ±15-V Common-Mode Range With ±500-mV Sensitivity
- Input Hysteresis ... 50 mV Typical
- Operate From a Single 5-V Supply
- Low-Power Schottky Circuitry
- 3-State Outputs
- Complementary Output-Enable Inputs
- Input Impedance . . . 12 kΩ Min
- Designed to Be Interchangeable With Advanced Micro Devices AM26LS32<sup>™</sup> and AM26LS33<sup>™</sup>

### description

The AM26LS32A and AM26LS33A devices are quadruple differential line receivers for balanced and unbalanced digital data transmission. The enable function is common to all four receivers and offers a choice of active-high or active-low input. The 3-state outputs permit connection directly to a bus-organized system. Fail-safe design ensures that, if the inputs are open, the outputs always are high.

Compared to the AM26LS32 and the AM26LS33, the AM26LS32A and AM26LS33A incorporate an additional stage of amplification to improve sensitivity. The input impedance has been increased, resulting in less loading of the bus line. The additional stage has increased propagation delay; however, this does not affect interchangeability in most applications.

The AM26LS32AC and AM26LS33AC are characterized for operation from 0°C to 70°C. The AM26LS32AI is characterized for operation from –40°C to 85°C. The AM26LS32AM and AM26LS33AM are characterized for operation over the full military temperature range of –55°C to 125°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

AM26LS32 and AM26LS33 are trademarks of Advanced Micro Devices, Inc.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



## AM26LS32AC, AM26LS32AI, AM26LS33AC, AM26LS32AM, AM26LS33AM QUADRUPLE DIFFERENTIAL LINE RECEIVERS

SLLS115D – OCTOBER 1980 – REVISED MARCH 2002

| AM26LS32ACD, N, OR NS PACKAGE<br>AM26LS32AI, AM26LS33ACD OR N PACKAGE<br>AM26LS32AM, AM26LS33AMJ PACKAGE<br>(TOP VIEW) |                                 |                                  |                                                                     |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------------------------|---------------------------------------------------------------------|--|--|--|--|--|
| 1B [<br>1A [<br>1Y [<br>2Y [<br>2A [                                                                                   | 1<br>2<br>3<br>4<br>5<br>6<br>7 | 16<br>15<br>14<br>13<br>12<br>11 | ] V <sub>CC</sub><br>] 4B<br>] 4A<br>] 4Y<br>] <del>G</del><br>] 3Y |  |  |  |  |  |
| 2B L<br>GND [                                                                                                          | 7<br>8                          | 10<br>9                          | ] ЗА<br>] ЗВ                                                        |  |  |  |  |  |

AM26LS32AM, AM26LS33AM . . . FK PACKAGE (TOP VIEW)



NC – No internal connection

Copyright © 2002, Texas Instruments Incorporated

| FUNCTION TABLE<br>(each receiver)   |     |      |        |  |  |  |
|-------------------------------------|-----|------|--------|--|--|--|
| DIFFERENTIAL                        | ENA | BLES | OUTPUT |  |  |  |
| A – B                               | G   | G    | Y      |  |  |  |
| $V_{ID} \ge V_{IT+}$                | Н   | Х    | Н      |  |  |  |
|                                     | Х   | L    | Н      |  |  |  |
|                                     | Н   | Х    | ?      |  |  |  |
| $V_{IT-} \leq V_{ID} \leq V_{IT+}$  | Х   | L    | ?      |  |  |  |
|                                     | Н   | Х    | L      |  |  |  |
| V <sub>ID</sub> ≤ V <sub>IT</sub> – | Х   | L    | L      |  |  |  |
| Х                                   | L   | Н    | Z      |  |  |  |
| Open                                | Н   | Х    | Н      |  |  |  |
|                                     | Х   | L    | Н      |  |  |  |

H = high level, L = low level, ? = indeterminate, X = irrelevant, Z = high impedance (off)

logic diagram (positive logic)





SLLS115D - OCTOBER 1980 - REVISED MARCH 2002

### schematics of inputs and outputs



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub> (see Note 1)         |                                   |                              |
|------------------------------------------------------|-----------------------------------|------------------------------|
| Input voltage, VI: Any differential input            |                                   |                              |
| Other inputs                                         |                                   |                              |
| Differential input voltage, VID (see Note 2)         |                                   | ±25 V                        |
| Continuous total power dissipation                   |                                   | See Dissipation Rating Table |
| Package thermal impedance, $\theta_{JA}$ (see Not    | te 3): D package                  | 73°C/W                       |
|                                                      | N package                         | 67°C/W                       |
|                                                      | NS package                        | 64°C/W                       |
| Case temperature for 60 seconds, T <sub>C</sub> : FK | package                           | 260°C                        |
| Lead temperature 1,6 mm (1/16 inch) from             | case for 10 seconds: D or N packa | ge 260°C                     |
| Lead temperature 1,6 mm (1/16 inch) from             | case for 60 seconds: J package .  | 300°C                        |
| Storage temperature range, T <sub>stg</sub>          |                                   | –65°C to 150°C               |
| -                                                    |                                   |                              |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential voltages, are with respect to the network ground terminal.

- 2. Differential voltage values are at the noninverting (A) input terminals with respect to the inverting (B) input terminals.
- 3. The package thermal impedance is calculated in accordance with JESD 51-7.

| DISSIPATION RATING TABLE |                                       |                                       |                                        |        |  |  |
|--------------------------|---------------------------------------|---------------------------------------|----------------------------------------|--------|--|--|
| PACKAGE                  | $T_A \le 25^{\circ}C$<br>POWER RATING | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |        |  |  |
| FK                       | 1375 mW                               | 11.0 mW/°C                            | 880 mW                                 | 275 mW |  |  |
| J                        | 1375 mW                               | 11.0 mW/°C                            | 880 mW                                 | 275 mW |  |  |



### recommended operating conditions

|     |                                               |                        | MIN | NOM  | MAX  | UNIT |
|-----|-----------------------------------------------|------------------------|-----|------|------|------|
|     | AM26LS32AC, AM26LS32AI, AM26LS33AC            | 4.75                   | 5   | 5.25 | v    |      |
| Vcc | V <sub>CC</sub> Supply voltage                | AM26LS32AM, AM26LS33AM | 4.5 | 5    | 5.5  | v    |
| VIH | High-level input voltage                      |                        | 2   |      |      | V    |
| VIL | Low-level input voltage                       |                        |     |      | 0.8  | V    |
|     | AM26LS32A                                     |                        |     | ±7   | v    |      |
| VIC | IC Common-mode input voltage                  | AM26LS33A              |     |      | ±15  | v    |
| ЮН  | High-level output current                     |                        |     |      | -440 | μΑ   |
| IOL | Low-level output current                      |                        |     |      | 8    | mA   |
|     |                                               | AM26LS32AC, AM26LS33AC | 0   |      | 70   |      |
| TA  | T <sub>A</sub> Operating free-air temperature | AM26LS32AI             | -40 |      | 85   | °C   |
|     |                                               | AM26LS32AM, AM26LS33AM | -55 |      | 125  |      |

# electrical characteristics over recommended ranges of $V_{CC}$ , $V_{IC}$ , and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                                                    | TEST CON                                              | IDITIONS                              | MIN            | TYP† | MAX        | UNIT |
|--------------------|--------------------------------------------------------------|-------------------------------------------------------|---------------------------------------|----------------|------|------------|------|
| V <sub>IT+</sub>   | Positive-going input threshhold voltage                      | $V_O = V_{OH}$ min, $I_{OH} = -440 \mu$ A             | AM26LS32A<br>AM26LS33A                |                |      | 0.2<br>0.5 | V    |
| V <sub>IT</sub> _  | Negative-going input threshhold voltage                      | V <sub>O</sub> = 0.45 V, I <sub>OL</sub> = 8 mA       | AM26LS32A<br>AM26L <b>S</b> 33A       | -0.2‡<br>-0.5‡ |      |            | V    |
| V <sub>hys</sub>   | Hysteresis voltage<br>(V <sub>IT+</sub> – V <sub>IT</sub> –) |                                                       |                                       |                | 50   |            | mV   |
| VIK                | Enable-input clamp voltage                                   | V <sub>CC</sub> = MIN,                                | lj = -18 mA                           |                |      | -1.5       | V    |
| Maria              |                                                              | V <sub>CC</sub> =MIN, V <sub>ID</sub> = 1 V,          | AM26LS32AC<br>AM26LS33AC              | 2.7            |      |            | V    |
| ∨он                | High-level output voltage                                    | $V_{I(G)} = 0.8 \text{ V}, I_{OH} = -440 \mu\text{A}$ | AM26LS32AM, AM26LS32AI,<br>AM26LS33AM | 2.5            |      |            | V    |
| Val                |                                                              | $V_{CC} = MIN, V_{ID} = -1 V,$                        | I <sub>OL</sub> = 4 mA                |                |      | 0.4        | V    |
| VOL                | Low-level output voltage                                     | $V_{I(G)} = 0.8 V$                                    | I <sub>OL</sub> = 8 mA                |                |      | 0.45       | v    |
|                    | Off-state                                                    |                                                       | V <sub>O</sub> = 2.4 V                |                |      | 20         |      |
| IOZ                | (high-impedance state)<br>output current                     | V <sub>CC</sub> = MAX                                 | V <sub>O</sub> = 0.4 V                |                |      | -20        | μA   |
| ı.                 | Line input current                                           | V <sub>I =</sub> 15 V,                                | Other input at -10 V to 15 V          |                |      | 1.2        | mA   |
| łı                 | Line liiput current                                          | V <sub>I</sub> = -15 V,                               | Other input at -15 V to 10 V          |                |      | -1.7       | IIIA |
| l <sub>l(EN)</sub> | Enable input current                                         | V <sub>I</sub> = 5.5 V                                |                                       |                |      | 100        | μA   |
| lιΗ                | High-level enable current                                    | V <sub>I</sub> = 2.7 V                                |                                       |                |      | 20         | μA   |
| Ι <sub>Ι</sub>     | Low-level enable current                                     | V <sub>I</sub> = 0.4 V                                |                                       |                |      | -0.36      | mA   |
| rı                 | Input resistance                                             | $V_{IC} = -15 V$ to 15 V,                             | One input to ac ground                | 12             | 15   |            | kΩ   |
| los                | Short-circuit output current§                                | V <sub>CC</sub> = MAX                                 |                                       | -15            |      | -85        | mA   |
| ICC                | Supply current                                               | V <sub>CC</sub> = MAX,                                | All outputs disabled                  |                | 52   | 70         | mA   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ , and  $V_{IC} = 0$ .

<sup>‡</sup> The algebraic convention, in which the less positive (more negative) limit is designated as minimum, is used in this data sheet for threshold levels only.

§ Not more than one output should be shorted to ground at a time, and duration of the short circuit should not exceed one second.



SLLS115D – OCTOBER 1980 – REVISED MARCH 2002

# switching characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C

| PARAMETER        |                                                  | TEST CONDITIONS         |              | MIN                           | TYP | MAX | UNIT |     |
|------------------|--------------------------------------------------|-------------------------|--------------|-------------------------------|-----|-----|------|-----|
| <sup>t</sup> PLH | Propagation delay time, low-to-high-level output | C <sub>L</sub> = 15 pF, |              | 5 pF, See Figure 1            |     | 20  | 35   |     |
| <sup>t</sup> PHL | Propagation delay time, high-to-low-level output |                         | See Figure 1 |                               | 22  | 35  | ns   |     |
| <sup>t</sup> PZH | Output enable time to high level                 | C: 15 pF                | See Figure 1 |                               | 17  | 22  |      |     |
| t <sub>PZL</sub> | Output enable time to low level                  | C <sub>L</sub> = 15 pF, |              |                               | 20  | 25  | ns   |     |
| <sup>t</sup> PHZ | Output disable time from high level              | $C_{1} = 5 \text{ pF}$  | See Figure 1 |                               | 21  | 30  | ns   |     |
| <sup>t</sup> PLZ | Output disable time from low level               | C <sub>L</sub> = 5 pF,  | See Figure 1 | $L = 5  \mu r$ , See Figure 1 |     | 30  | 40   | 115 |



C. Enable G is tested with  $\overline{G}$  high;  $\overline{G}$  is tested with G low.





### **TYPICAL CHARACTERISTICS**

POST OFFICE BOX 655303 • DALLAS, TEXAS 75265

SLLS115D – OCTOBER 1980 – REVISED MARCH 2002



### **TYPICAL CHARACTERISTICS**





### **TYPICAL CHARACTERISTICS**



SLLS115D - OCTOBER 1980 - REVISED MARCH 2002

### **APPLICATION INFORMATION**



<sup>†</sup>R<sub>T</sub> equals the characteristic impedance of the line.







#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third–party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated