

Data sheet acquired from Harris Semiconductor SCHS192B

January 1998 - Revised May 2003

# High-Speed CMOS Logic Octal Three-State Bus Transceiver, Inverting

#### Features

- Buffered Inputs
- Three-State Outputs
- Applications in Multiple-Data-Bus Architecture
- Fanout (Over Temperature Range)
  - Standard Outputs......10 LSTTL Loads
  - Bus Driver Outputs ...... 15 LSTTL Loads
- Wide Operating Temperature Range ... -55°C to 125°C
- Balanced Propagation Delay and Transition Times
- Significant Power Reduction Compared to LSTTL Logic ICs
- HC Types
  - 2V to 6V Operation
  - High Noise Immunity: N<sub>IL</sub> = 30%, N<sub>IH</sub> = 30% of V<sub>CC</sub> at V<sub>CC</sub> = 5V
- HCT Types
  - 4.5V to 5.5V Operation
  - Direct LSTTL Input Logic Compatibility,
     V<sub>IL</sub>= 0.8V (Max), V<sub>IH</sub> = 2V (Min)
  - CMOS Input Compatibility,  $I_1 \le 1\mu A$  at  $V_{OL}$ ,  $V_{OH}$

#### **Pinout**

CD54HC640, CD54HCT640 (CERDIP) CD74HC640, CD74HCT640 (PDIP, SOIC) TOP VIEW



#### Description

The 'HC640 and 'HCT640 silicon-gate CMOS three-state bidirectional inverting and non-inverting buffers are intended for two-way asynchronous communication between data buses. They have high drive current outputs which enable high-speed operation when driving large bus capacitances. These circuits possess the low power dissipation of CMOS circuits, and have speeds comparable to low power Schottky TTL circuits. They can drive 15 LSTTL loads. The 'HC640 and 'HCT640 are inverting buffers.

The direction of data flow (A to B, B to A) is controlled by the DIR input.

Outputs are enabled by a low on the Output Enable input  $(\overline{OE})$ ; a high  $\overline{OE}$  puts these devices in the high impedance mode.

#### Ordering Information

| PART NUMBER   | TEMP. RANGE<br>( <sup>O</sup> C) | PACKAGE      |
|---------------|----------------------------------|--------------|
| CD54HC640F3A  | -55 to 125                       | 20 Ld CERDIP |
| CD54HCT640F3A | -55 to 125                       | 20 Ld CERDIP |
| CD74HC640E    | -55 to 125                       | 20 Ld PDIP   |
| CD74HC640M    | -55 to 125                       | 20 Ld SOIC   |
| CD74HCT640E   | -55 to 125                       | 20 Ld PDIP   |
| CD74HCT640M   | -55 to 125                       | 20 Ld SOIC   |

#### Functional Diagram



#### **TRUTH TABLE**

|        | TRUTH    | A. A.          |                |         |
|--------|----------|----------------|----------------|---------|
| CONTRO | L INPUTS | DATA POR       | T STATUS       | 1 3 - N |
| ŌĒ     | DIR      | A <sub>n</sub> | B <sub>n</sub> | 36 3    |
| L      | L        | ō              |                | COM     |
| Н      | Н        | Z              | Z              |         |
| Н      | L        | Z              | Z              |         |
| L      | Н        | I              | ō              |         |

To prevent excess currents in the High-Z modes all I/O terminals should be terminated with  $1k\Omega$  to  $1M\Omega$  resistors.

H = High Level

L = Low Level

I = Input

 $\overline{O}$  = Output (Inversion of Input Level)

Z = High Impedance

#### **Absolute Maximum Ratings Thermal Information** $\theta_{JA}$ (°C/W) DC Supply Voltage, VCC $\,$ -0.5V to 7V $\,$ Thermal Resistance (Typical, Note 1) DC Input Diode Current, I<sub>IK</sub> M (SOIC) Package..... DC Output Diode Current, IOK For $V_O < -0.5V$ or $V_O > V_{CC}^{-1} + 0.5V$ ...... $\pm 20$ mA Maximum Storage Temperature Range .....-65°C to 150°C DC Drain Current, per Output, IO Maximum Lead Temperature (Soldering 10s).....300°C (SOIC - Lead Tips Only) DC Output Source or Sink Current per Output Pin, IO **Operating Conditions** Temperature Range, T<sub>A</sub> . . . . . . . . . . . -55°C to 125°C Supply Voltage Range, V<sub>CC</sub> HC Types ......2V to 6V Input Rise and Fall Time

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

The package thermal impedance is calculated in accordance with JESD 51-7.

DC Electrical Specifications

4.5V...... 500ns (Max) 

#### **DC Electrical Specifications**

|                                            |                 | TES<br>CONDIT                      |                     | V <sub>CC</sub> |      | 25°C |      | -40°C 1 | O 85°C | -55°C T | O 125 <sup>0</sup> C |       |
|--------------------------------------------|-----------------|------------------------------------|---------------------|-----------------|------|------|------|---------|--------|---------|----------------------|-------|
| PARAMETER                                  | SYMBOL          | V <sub>I</sub> (V)                 | I <sub>O</sub> (mA) | (V)             | MIN  | TYP  | MAX  | MIN     | MAX    | MIN     | MAX                  | UNITS |
| HC TYPES                                   |                 |                                    |                     |                 |      |      |      |         |        |         |                      |       |
| High Level Input                           | V <sub>IH</sub> |                                    | -                   | 2               | 1.5  | -    | -    | 1.5     | -      | 1.5     | -                    | V     |
| Voltage                                    |                 |                                    |                     | 4.5             | 3.15 | -    | -    | 3.15    | -      | 3.15    | -                    | V     |
|                                            |                 |                                    |                     | 6               | 4.2  | i    | -    | 4.2     | -      | 4.2     | -                    | ٧     |
| Low Level Input                            | V <sub>IL</sub> | -                                  | -                   | 2               | -    | ı    | 0.5  | -       | 0.5    | -       | 0.5                  | V     |
| Voltage                                    |                 |                                    |                     | 4.5             | -    | ·    | 1.35 | -       | 1.35   | -       | 1.35                 | V     |
|                                            |                 |                                    |                     | 6               | -    | -    | 1.8  | -       | 1.8    | -       | 1.8                  | V     |
| High Level Output<br>Voltage<br>CMOS Loads | V <sub>OH</sub> | V <sub>IH</sub> or V <sub>IL</sub> | -0.02               | 2               | 1.9  | -    | -    | 1.9     | -      | 1.9     | -                    | V     |
|                                            |                 |                                    | -0.02               | 4.5             | 4.4  | -    | -    | 4.4     | -      | 4.4     | -                    | V     |
| OWO Loads                                  |                 |                                    | -0.02               | 6               | 5.9  | -    | -    | 5.9     | -      | 5.9     | -                    | V     |
| High Level Output                          | 7               |                                    | -                   | -               | -    | -    | -    | -       | -      | -       | -                    | V     |
| Voltage<br>TTL Loads                       |                 |                                    | -6                  | 4.5             | 3.98 | -    | -    | 3.84    | -      | 3.7     | -                    | V     |
| 112 20000                                  |                 |                                    | -7.8                | 6               | 5.48 | -    | -    | 5.34    | -      | 5.2     | -                    | V     |
| Low Level Output                           | V <sub>OL</sub> | V <sub>IH</sub> or V <sub>IL</sub> | 0.02                | 2               | -    | -    | 0.1  | -       | 0.1    | -       | 0.1                  | V     |
| Voltage<br>CMOS Loads                      |                 |                                    | 0.02                | 4.5             | -    | -    | 0.1  | -       | 0.1    | -       | 0.1                  | V     |
| O.W.OO Loado                               |                 |                                    | 0.02                | 6               | -    | -    | 0.1  | -       | 0.1    | -       | 0.1                  | V     |
| Low Level Output                           | 1               |                                    | -                   | -               | -    | -    | -    | -       | -      | -       | -                    | V     |
| Voltage<br>TTL Loads                       |                 |                                    | 6                   | 4.5             | -    | -    | 0.26 | -       | 0.33   | -       | 0.4                  | V     |
|                                            |                 |                                    | 7.8                 | 6               | -    | -    | 0.26 | -       | 0.33   | -       | 0.4                  | V     |
| Input Leakage<br>Current                   | II              | V <sub>CC</sub> or<br>GND          | -                   | 6               | -    | Ī    | ±0.1 | -       | ±1     | -       | ±1                   | μΑ    |

#### DC Electrical Specifications (Continued)

|                                                                      |                              | TEST<br>CONDITIONS                 |                                               | v <sub>cc</sub> | 25°C |     |      | -40°C TO 85°C |      | -55°C TO 125°C |     |       |
|----------------------------------------------------------------------|------------------------------|------------------------------------|-----------------------------------------------|-----------------|------|-----|------|---------------|------|----------------|-----|-------|
| PARAMETER                                                            | SYMBOL                       | V <sub>I</sub> (V)                 | I <sub>O</sub> (mA)                           | (V)             | MIN  | TYP | MAX  | MIN           | MAX  | MIN            | MAX | UNITS |
| Quiescent Device<br>Current                                          | Icc                          | V <sub>CC</sub> or<br>GND          | 0                                             | 6               | -    | -   | 8    | -             | 80   | -              | 160 | μА    |
| Three-State Leakage<br>Current                                       | I <sub>OZ</sub>              | V <sub>IL</sub> or V <sub>IH</sub> | V <sub>O</sub> =<br>V <sub>CC</sub> or<br>GND | 6               | -    | -   | ±0.5 | -             | ±5   | -              | ±10 | μА    |
| HCT TYPES                                                            |                              |                                    |                                               |                 |      |     | •    | •             |      |                |     |       |
| High Level Input<br>Voltage                                          | V <sub>IH</sub>              | -                                  | -                                             | 4.5 to<br>5.5   | 2    | -   | -    | 2             | -    | 2              | -   | V     |
| Low Level Input<br>Voltage                                           | V <sub>IL</sub>              | -                                  | -                                             | 4.5 to<br>5.5   | -    | -   | 0.8  | -             | 0.8  | -              | 0.8 | V     |
| High Level Output<br>Voltage<br>CMOS Loads                           | V <sub>OH</sub>              | V <sub>IH</sub> or V <sub>IL</sub> | -0.02                                         | 4.5             | 4.4  | -   | -    | 4.4           | -    | 4.4            | -   | V     |
| High Level Output<br>Voltage<br>TTL Loads                            |                              |                                    | -6                                            | 4.5             | 3.98 | -   | -    | 3.84          | -    | 3.7            | -   | V     |
| Low Level Output<br>Voltage<br>CMOS Loads                            | V <sub>OL</sub>              | V <sub>IH</sub> or V <sub>IL</sub> | 0.02                                          | 4.5             | -    | 4.7 | 0.1  | CL            | 0.1  | -              | 0.1 | V     |
| Low Level Output<br>Voltage<br>TTL Loads                             |                              |                                    | 6                                             | 4.5             | 13   | CC  | 0.26 | _             | 0.33 | -              | 0.4 | V     |
| Input Leakage<br>Current                                             | lį                           | V <sub>CC</sub> and<br>GND         | 0                                             | 5.5             |      | _   | ±0.1 | -             | ±1   | -              | ±1  | μА    |
| Quiescent Device<br>Current                                          | Icc                          | V <sub>CC</sub> or<br>GND          | 0                                             | 5.5             | -    | -   | 8    | -             | 80   | -              | 160 | μА    |
| Three-State Leakage<br>Current                                       | I <sub>OZ</sub>              | V <sub>IL</sub> or V <sub>IH</sub> | V <sub>O</sub> =<br>V <sub>CC</sub> or<br>GND | 5.5             | =    | -   | ±0.5 | =             | ±5   | -              | ±10 | μА    |
| Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load | ΔI <sub>CC</sub><br>(Note 2) | V <sub>CC</sub><br>-2.1            | -                                             | 4.5 to<br>5.5   | -    | 100 | 360  | -             | 450  | -              | 490 | μА    |

#### NOTE:

#### **HCT Input Loading Table**

| INPUT | UNIT LOADS |
|-------|------------|
| DIR   | 0.9        |
| ŌĒ, A | 1.5        |
| В     | 1.5        |

NOTE: Unit Load is  $\Delta I_{CC}$  limit specified in DC Electrical Table, e.g., 360 $\mu$ A max at 25 $^{o}$ C.

<sup>2.</sup> For dual-supply systems theoretical worst case ( $V_I$  = 2.4V,  $V_{CC}$  = 5.5V) specification is 1.8mA.

### **Switching Specifications** $C_L = 50 pF$ , Input $t_f$ , $t_f = 6 ns$

|                                              |                                     | TEST                  |                     |      | 25°C |            | -40°C TO<br>85°C |     |     | C TO<br>5°C |       |
|----------------------------------------------|-------------------------------------|-----------------------|---------------------|------|------|------------|------------------|-----|-----|-------------|-------|
| PARAMETER                                    | SYMBOL                              | CONDITIONS            | V <sub>CC</sub> (V) | MIN  | TYP  | MAX        | MIN              | MAX | MIN | MAX         | UNITS |
| HC TYPES                                     |                                     |                       | -                   | -    |      | -          | -                | -   | -   | -           | -     |
| Propagation Delay A to $\overline{B}$        | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 2                   | -    | -    | 90         | -                | 115 | -   | 135         | ns    |
| B to $\overline{A}$                          |                                     |                       | 4.5                 | -    | -    | 18         | -                | 23  | -   | 27          | ns    |
|                                              |                                     | C <sub>L</sub> = 15pF | 5                   | -    | 7    | -          | -                | -   | -   | -           | ns    |
|                                              |                                     | C <sub>L</sub> = 50pF | 6                   | -    | -    | 15         | -                | 20  | -   | 23          | ns    |
| Output High-Z<br>To High Level,              | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 2                   | -    | -    | 150        | -                | 190 | -   | 225         | ns    |
| To Low Level                                 |                                     | 2 15 5                | 4.5                 | -    | -    | 30         | -                | 38  | -   | 45          | ns    |
|                                              |                                     | C <sub>L</sub> = 15pF | 5                   | -    | 12   | -          | -                | -   | -   | -           | ns    |
|                                              |                                     | C <sub>L</sub> = 50pF | 6                   | -    | -    | 26         | -                | 33  | -   | 38          | ns    |
| Output High Level Output Low Level to High Z | <sup>t</sup> PHZ, <sup>t</sup> PLZ  | $C_L = 50pF$          | 2                   | -    | -    | 150        | g -              | 190 | -   | 225         | ns    |
| 0 a.p.a. 2011 2010 to 1 ii.gii 2             |                                     |                       | 4.5                 | -    |      | 30         | 13               | 38  | -   | 45          | ns    |
|                                              |                                     | C <sub>L</sub> = 15pF | 5                   |      | 12   | <b>4</b> - | 01-              | -   | -   | -           | ns    |
|                                              |                                     | $C_L = 50pF$          | 6                   | 20 9 |      | 26         | -                | 33  | -   | 38          | ns    |
| Output Transition Time                       | t <sub>THL</sub> , t <sub>TLH</sub> | $C_L = 50pF$          | 2                   |      |      | 60         | -                | 75  | 1   | 90          | ns    |
|                                              |                                     |                       | 4.5                 | -    |      | 12         | -                | 15  | -   | 18          | ns    |
|                                              |                                     |                       | 6                   | -    | -    | 10         | -                | 13  | -   | 15          | ns    |
| Input Capacitance                            | C <sub>IN</sub>                     | C <sub>L</sub> = 50pF |                     | 10   | -    | 10         | -                | 10  | -   | 10          | pF    |
| Three-State Output<br>Capacitance            | Co                                  |                       | -                   | -    | -    | 20         | -                | 20  | -   | 20          | pF    |
| Power Dissipation Capacitance (Notes 3, 4)   | C <sub>PD</sub>                     | -                     | 5                   | -    | 38   | -          | -                | -   | -   | -           | pF    |
| HCT TYPES                                    |                                     |                       |                     |      |      |            |                  |     |     |             |       |
| Propagation Delay A to $\overline{B}$        | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 4.5                 | _    | _    | 22         | _                | 28  | _   | 33          | ns    |
| B to $\overline{A}$                          | PHL, PLH                            | C <sub>L</sub> = 15pF | 5                   |      | 9    | -          | _                | -   | _   | -           | ns    |
| Output High-Z                                | tou tou                             | C <sub>L</sub> = 50pF | 4.5                 | _    |      | 30         | _                | 38  | _   | 45          | ns    |
| To High Level,<br>To Low Level               | <sup>t</sup> PHL, <sup>t</sup> PLH  | C <sub>L</sub> = 15pF | 5                   | -    | 12   | -          | -                | -   | -   | -           | ns    |
| Output High Level                            | t <sub>PHZ</sub> , t <sub>PLZ</sub> | C <sub>L</sub> = 50pF | 4.5                 | _    | _    | 30         | _                | 38  | _   | 45          | ns    |
| Output Low Level to High Z                   | PHZ, PLZ                            | C <sub>L</sub> = 15pF | 5                   | -    | 12   | -          | _                | -   | _   | -           | ns    |
| Output Transition Time                       | t <sub>THL</sub> , t <sub>TLH</sub> | C <sub>L</sub> = 50pF | 4.5                 | -    | -    | 12         | -                | 15  | -   | 18          | ns    |
| Input Capacitance                            | C <sub>IN</sub>                     | C <sub>L</sub> = 50pF | -                   | 10   | -    | 10         | -                | 10  | -   | 10          | pF    |
| Three-State Output Capacitance               | C <sub>O</sub>                      | <u> </u>              | -                   | -    | -    | 20         | -                | 20  | -   | 20          | pF    |
| Power Dissipation Capacitance (Notes 3, 4)   | C <sub>PD</sub>                     | -                     | 5                   | -    | 41   | -          | -                | -   | -   | -           | pF    |

- 3.  $\ensuremath{\text{C}_{\text{PD}}}$  is used to determine the dynamic power consumption, per channel.
- $4. \ \ P_D = V_{CC}{}^2 \ f_i \ (C_{PD} + C_L) \ where \ f_i = Input \ Frequency, \ C_L = Output \ Load \ Capacitance, \ V_{CC} = Supply \ Voltage.$

#### Test Circuits and Waveforms t<sub>r</sub> = 6ns t<sub>f</sub> = 6ns t<sub>r</sub> = 6ns → ← t<sub>f</sub> = 6ns **VCC** 90% 2.7V **INPUT** INPUT 50% 1.3V 10% 0.3V GND t<sub>THL</sub> t<sub>THL</sub> 90% 50% INVERTING INVERTING 10% **OUTPUT OUTPUT** FIGURE 8. HCT TRANSITION TIMES AND PROPAGATION FIGURE 7. HC TRANSITION TIMES AND PROPAGATION **DELAY TIMES. COMBINATION LOGIC DELAY TIMES, COMBINATION LOGIC** 6ns ← 6ns tf $v_{cc}$ OUTPUT OUTPUT DISABLE 50% **DISABLE** 1.3 10% GND tpzL t<sub>PLZ</sub> → **OUTPUT LOW OUTPUT LOW** 50%

FIGURE 9. HC THREE-STATE PROPAGATION DELAY **WAVEFORM** 

10%

90%

- t<sub>PZH</sub>

OUTPUTS

DISABLED

TO OFF

**OUTPUT HIGH** TO OFF

◆ t<sub>PHZ</sub> ◆

OUTPUTS -

ENABLED



10%

90%

<sup>t</sup>PHZ

**OUTPUTS** 

**ENABLED** 

- 3V

GND

GND

1.3V

**OUTPUTS** 

**ENABLED** 

0.3

tPZL

<-- t<sub>PZH</sub> →

**OUTPUTS** 

**DISABLED** 



**OUTPUTS** 

**ENABLED** 

TO OFF

TO OFF

OUTPUT HIGH

NOTE: Open drain waveforms  $t_{PLZ}$  and  $t_{PZL}$  are the same as those for three-state shown on the left. The test circuit is Output  $R_L = 1 k\Omega$  to  $V_{CC}$ ,  $C_L = 50pF$ .

FIGURE 11. HC AND HCT THREE-STATE PROPAGATION DELAY TEST CIRCUIT



#### PACKAGE OPTION ADDENDUM

30-Mar-2005

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup>               |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|--------------------------------------------|
| 5962-8974001RA   | ACTIVE                | CDIP            | J                  | 20   | 1              | TBD                     | Call TI          | Level-NC-NC-NC                             |
| CD54HC640F3A     | ACTIVE                | CDIP            | J                  | 20   | 1              | TBD                     | Call TI          | Level-NC-NC-NC                             |
| CD54HCT640F3A    | ACTIVE                | CDIP            | J                  | 20   | 1              | TBD                     | Call TI          | Level-NC-NC-NC                             |
| CD74HC640E       | ACTIVE                | PDIP            | N                  | 20   | 20             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-NC-NC-NC                             |
| CD74HC640M       | ACTIVE                | SOIC            | DW                 | 20   | 25             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-250C-1 YEAR/<br>Level-1-235C-UNLIM |
| CD74HCT640E      | ACTIVE                | PDIP            | N                  | 20   | 20             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-NC-NC-NC                             |
| CD74HCT640M      | ACTIVE                | SOIC            | DW                 | 20   | 25             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-250C-1 YEAR/<br>Level-1-235C-UNLIM |

<sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered

at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# N (R-PDIP-T\*\*)

### PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



# DW (R-PDSO-G20)

### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AC.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |
|                  |                        |                    |                           |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated