

## CMOS Presettable **Up/Down Counters** (Dual Clock With Reset)

High-Voltage Types (20-Volt Rating) CD40192 - BCD Type CD40193 - Binary Type

CD40192B Presettable BCD Up/ Down Counter and the CD40193B Presettable Binary Up/Down Counter each consist of 4 synchronously clocked, gated "D" type flip-flops connected as a counter. The inputs consist of 4 individual jam lines, a PRESET ENABLE control, individual CLOCK UP and CLOCK DOWN signals and a master RE-SET. Four buffered Q signal outputs as well as CARRY and BORROW outputs for multiple-stage counting schemes are provided.

The counter is cleared so that all outputs are in a low state by a high on the RE-SET line, A RESET is accomplished asynchronously with the clock. Each output is individually programmable asynchronously with the clock to the level on the corresponding jam input when the PRESET **ENABLE** control is low.

The counter counts up one count on the positive clock edge of the CLOCK UP signal provided the CLOCK DOWN line is high. The counter counts down one count on the positive clock edge of the CLOCK DOWN signal provided the CLOCK UP line is high.

The CARRY and BORROW signals are high when the counter is counting up or down. The CARRY signal goes low one-half clock cycle after the counter reaches its maximum count in the count-up mode. The BORROW signal goes low one-half clock cycle after the counter reaches its minimum count in the count-down mode. Cascading of multiple packages is easily accomplished without the need for additional external circuitry by tying the BORROW and CARRY outputs to the CLOCK DOWN and CLOCK UP inputs, respectively, of the succeeding counter package.

The CD40192B and CD40193B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).

# CD40192B, CD40193B Types

PRESET

JI

13 10

CD401928 CD40193B

FUNCTIONAL DIAGRAM

14

13

11

CD40192B, CD40193B

TERMINAL ASSIGNMENT

- VDO - JI

RESET

- BORROW

12

.14

PRESET ENABLE

9205-2756482

14

CLOCK UP

RESET

CLOCK DOWN

Q1

Q 3

CLOCK DOWN

CLOCK UP

01 2 02

04

12 CARRY

13 BORROW

V<sub>DD</sub>\*16 V<sub>SS</sub>≠8

92CS- 27561R

6 03

Features:

- Individual clock lines for counting up or counting down Synchronous high-speed carry and borrow propagation
- delays for cascading
- Asynchronous reset and preset capability
- Medium-speed operation—f<sub>CL</sub> = 8 MHz (typ.) @ 10 V
- 5-V, 10-V, and 15-V parametric ratings Standardized, symmetrical output
- characteristics 100% tested for quiescent current at 20 V
- Maximum input current of 1 µA at 18 V over full package temperature range; 100 nA at 18 V and 25°C
- Noise margin over full package temperature range:
- 1 V at V<sub>DD</sub> = 5 V 2 V at V<sub>DD</sub> = 10 V 2.5 V at V<sub>DD</sub> = 15 V
- Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices'

Applications:

- Up/down difference counting
- Multistage ripple counting
- Synchronous frequency dividers
- A/D and D/A conversion Programmable binary or BCD counting



Fig. 1 - CD401928 logic diagram (BCD).



Fig. 5 - CD40193B timing diagram.

0 15 14

12" N 28"H

11



| 4         |       |
|-----------|-------|
| <br>TRUTH | TABLE |

*(*;

. بالتريية

Fig. 4 — Internal logic of Flip-flop.

|   | CLOCK<br>UP | CLOCK<br>DOWN | PRESET | RESET | ACTION     |
|---|-------------|---------------|--------|-------|------------|
| 4 | <b>_</b>    | 1             | 1      | 0     | COUNT UP   |
|   | $\sim$      | 1             | 1      | 0     | NO COUNT   |
|   | - <b>1</b>  | <b>\</b>      | 1      | 0     | COUNT DOWN |
|   | 1           |               | 1      | 0     | NO COUNT   |
| L | X           | X             | 0      | 0     | PRESET     |
|   | X           | X             | х      | 1     | RESET      |

1 = HIGH LEVEL

٠,

0 = LOW LEVEL

X = DON'T CARE

3 COMMERCIAL CMOS

9205 28985

#### CD40192B, CD40193B Types

LIMITS

Max.

18

....

\_

----

\_

.\_\_

\_

\_

\_

----

2

4

5.5

15

15

5

Min.

3

80

40

30

480

300

260

240

170

140

180

90

60

DC

----

-

-

V<sub>DD</sub> (V)

\_

5

10

15

5

10

15

5

10

15

5

10

15

5

10

15

5

10

15

UNITS

V

**ns** 

ns

ns

ns

MHz

μs

| MAXIMUM RATINGS, Absolute-Maximum Values:                                  |
|----------------------------------------------------------------------------|
| DC SUPPLY-VOLTAGE RANGE, (VDD)                                             |
| Voltages referenced to VSS Terminal)0.5V to +20V                           |
| INPUT VOLTAGE RANGE, ALL INPUTS0.5V to VDD +0.5V                           |
| DC INPUT CURRENT, ANY ONE INPUT                                            |
| POWER DISSIPATION PER PACKAGE (PD):                                        |
| For T <sub>A</sub> = -55°C to +100°C 500mW                                 |
| For T <sub>A</sub> = +100°C to +125°C Derate Linearity at 12mW/°C to 200mW |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR                                   |
| FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package Types) 100mW          |
| OPERATING-TEMPERATURE RANGE (TA)55°C to +125°C                             |
| STORAGE TEMPERATURE RANGE (Tsta)65°C to +150°C                             |
| LEAD TEMPERATURE (DURING SOLDERING):                                       |
| At distance 1/16 ± 1/32 inch (1.59 ± 0.79mm) from case for 10s max +265°C  |

RECOMMENDED OPERATING CONDITIONS at  $T_A = 25^{\circ}C$  (unless otherwise specified)

For maximum reliability, nominal operating conditions should be selected so that operation is

ي. ويتوري

Supply Voltage Range (For  $T_A$  = Full Temp. Range)

always within the following ranges.

CHARACTERISTIC

**Removal Time:** 

Pulse Width:

RESET

CLOCK

**Clock Input Frequency** 

Clock Rise & Fall Time

i standarda

1 11

PE

RESET or PE











#### CD40192B, CD40193B Types



3

COMMERCIAL CMOS

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils  $(10^{-3}$  inch).

#### CD40192B, CD40193B Types

#### DYNAMIC ELECTRICAL CHARACTERISTICS at $T_A = 25^{\circ}C$

Input t<sub>r</sub>, t<sub>f</sub> = 20 ns, C<sub>L</sub> = 50 pF, R<sub>L</sub> = 200 k $\Omega$ 



\* The time required for RESET or PRESET ENABLE control to be removed before clocking (see timing diagram, Fig. 10.



Fig. 17 - Input current test circuit.





## PACKAGE OPTION ADDENDUM

28-Feb-2005

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>         | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup>               |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------------|------------------|--------------------------------------------|
| CD40192BE        | ACTIVE                | PDIP            | Ν                  | 16   | 25             | Pb-Free<br>(RoHS)               | CU NIPDAU        | Level-NC-NC-NC                             |
| CD40192BF        | ACTIVE                | CDIP            | J                  | 16   | 1              | None                            | Call TI          | Level-NC-NC-NC                             |
| CD40192BF3A      | ACTIVE                | CDIP            | J                  | 16   | 1              | None                            | Call TI          | Level-NC-NC-NC                             |
| CD40192BNSR      | ACTIVE                | SO              | NS                 | 16   | 2000           | Pb-Free<br>(RoHS)               | CU NIPDAU        | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM |
| CD40192BPW       | ACTIVE                | TSSOP           | PW                 | 16   | 90             | Pb-Free<br>(RoHS)               | CU NIPDAU        | Level-1-250C-UNLIM                         |
| CD40192BPWR      | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Pb-Free<br>(RoHS)               | CU NIPDAU        | Level-1-250C-UNLIM                         |
| CD40193BE        | ACTIVE                | PDIP            | Ν                  | 16   | 25             | Pb-Free<br>(RoHS)               | CU NIPDAU        | Level-NC-NC-NC                             |
| CD40193BF3A      | ACTIVE                | CDIP            | J                  | 16   | 1              | None                            | Call TI          | Level-NC-NC-NC                             |
| CD40193BNSR      | ACTIVE                | SO              | NS                 | 16   | 2000           | Pb-Free<br>(RoHS)               | CU NIPDAU        | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM |
| CD40193BPW       | ACTIVE                | TSSOP           | PW                 | 16   | 90             | Pb-Free<br>(Ro <mark>HS)</mark> | CU NIPDAU        | Level-1-250C-UNLIM                         |
| CD40193BPWR      | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Pb-Free<br>(RoHS)               | CU NIPDAU        | Level-1-250C-UNLIM                         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - May not be currently available - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

None: Not yet available Lead (Pb-Free).

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean "Pb-Free" and in addition, uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above 0.1% of total product weight.

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDECindustry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### J (R-GDIP-T\*\*) 14 LEADS SHOWN

#### CERAMIC DUAL IN-LINE PACKAGE

PINS \*\* 14 16 18 20 DIM 0.300 0.300 0.300 0.300 В А (7,62) (7,62) (7,62) (7,62) BSC BSC BSC BSC 8 14 0.785 1.060 .840 0.960 B MAX (19,94)(21, 34)(24, 38)(26, 92)B MIN С 0.300 0.300 0.310 0.300 C MAX (7, 62)(7,62) (7, 62)(7, 87)C MIN 7 0.245 0.245 0.220 0.245 0.065 (1,65) 0.045 (1,14) (6, 22)(6, 22)(5, 59)(6, 22)0.060 (1,52) - 0.005 (0,13) MIN Α -0.015 (0,38) 0.200 (5,08) MAX Seating Plane 0.130 (3,30) MIN 0.026 (0,66) 0.014 (0,36) 0°-15° 0.100 (2,54) 0.014 (0,36) 0.008 (0,20) 4040083/F 03/03

NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.



PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.

- $\triangle$  Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.





NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



### **MECHANICAL DATA**

MTSS001C - JANUARY 1995 - REVISED FEBRUARY 1999

#### PLASTIC SMALL-OUTLINE PACKAGE





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an untair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated