

**Burr-Brown Products** from Texas Instruments



**DDC232**

**SBAS331C–AUGUST 2004–REVISED SEPTEMBER 2006**

# **32-Channel, Current-Input Analog-to-Digital Converter**

# **FEATURES**

- • **SINGLE-CHIP SOLUTION TO DIRECTLY MEASURE 32 LOW-LEVEL CURRENTS**
- •
- •**INTEGRAL LINEARITY:**
- •
- •**LOW POWER: 7mW/channel**
- •**ADJUSTABLE FULL-SCALE RANGE**
- • **ADJUSTABLE DATA RATE: Up to 6kSPS – Integration Times Down to 166.5**µ**<sup>s</sup>**
- •**DAISY-CHAINABLE SERIAL INTERFACE**

# **APPLICATIONS**

- •**CT SCANNER DAS**
- •**PHOTODIODE SENSORS**
- • **X-RAY DETECTION SYSTEMS Protected by US Patent #5841310**

# **DESCRIPTION**

The DDC232 is <sup>a</sup> 20-bit, 32-channel, current-input analog-to-digital (A/D) converter. It combines both current-to-voltage and A/D conversion so that 32 separate low-level current output devices, such as photodiodes, can be directly connected to its inputs and digitized.

For each of the 32 inputs, the DDC232 provides <sup>a</sup> dual-switched integrator front-end. This configuration allows for continuous current integration: while one integrator is being digitized by the onboard A/D converter, the other is integrating the input current. Adjustable integration times range from 166µ<sup>s</sup> to 1s, allowing currents from fAs to  $\mu$ As to be continuously measured with outstanding precision.

The DDC232 has <sup>a</sup> serial interface designed for daisy-chaining in multi-device systems. Simply connect the output of one device to the input of the next to create the chain. Common clocking feeds all **HIGH-PRECISION, TRUE INTEGRATING** the devices in the chain so that the digital overhead<br>
FUNCTION<br>
in a multi-DDC232 system is minimal in a multi-DDC232 system is minimal.

The DDC232 uses <sup>a</sup> +5V analog supply and <sup>a</sup> +2.7V **±0.025% of Reading ±1.0ppm of FSR** to +3.6V digital supply. Operating over the **VERY LOW NOISE: 5.3ppm of FSR** temperature range of 0°C to +70°C, the DDC232 is offered in <sup>a</sup> BGA-64 package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Æ Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.



ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## **PACKAGE/ORDERING INFORMATION**

For the most current package and ordering information, see the Package Option Addendum at the end of this document.

### **ABSOLUTE MAXIMUM RATINGS(1)**



(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied. ó

# **ELECTRICAL CHARACTERISTICS**

At T<sub>A</sub> = +25°C, AVDD = +5V, DVDD = +3.0V, VREF = +4.096V, t<sub>INT</sub> = 333µs in Low-Power mode (CLK = 5MHz), Range <sup>=</sup> 7, and continuous mode operation, unless otherwise noted.



(1) Input is less than 1% of full-scale.

(2) C<sub>SENSOR</sub> is the capacitance seen at the DDC232 inputs from wiring, photodiode, etc.

(3) FSR is Full-Scale Range.

(4) A best-fit line is used in measuring nonlinearity.

(5) Matching between side A and side B of the same input.

(6) Voltage produced by the DDC232 at its input that is applied to the sensor.



### **ELECTRICAL CHARACTERISTICS (continued)**

At T<sub>A</sub> = +25°C, AVDD = +5V, DVDD = +3.0V, VREF = +4.096V, t<sub>INT</sub> = 333µs in Low-Power mode (CLK = 5MHz), Range <sup>=</sup> 7, and continuous mode operation, unless otherwise noted.



(7) Ensured by design, not production tested.

(8) Voltage produced by the DDC232 at its input that is applied to the sensor.

(9) Range drift does not include external reference drift.

(10) Matching between side A and side B of the same input.

(11) Input reference current decreases with increasing t<sub>INT</sub> (see the *Voltage Reference* section, page 10).

(12) Data format is Straight Binary with <sup>a</sup> small offset. The number of bits in the output word is controlled by the Format bit.



### **SBAS331C–AUGUST 2004–REVISED SEPTEMBER 2006**



**PIN CONFIGURATION**

# **PIN DESCRIPTIONS**





### **SBAS331C–AUGUST 2004–REVISED SEPTEMBER 2006**

# **TYPICAL CHARACTERISTICS**

At  $T_A = 25^{\circ}$ C, unless otherwise indicated.









### **SBAS331C–AUGUST 2004–REVISED SEPTEMBER 2006**

### **THEORY OF OPERATION**

The block diagram of the DDC232 is shown in Figure 2. The device contains 32 identical input channels that perform the function of current-to-voltage integration followed by <sup>a</sup> multiplexed A/D conversion. Each input has two integrators so that the current-to-voltage integration can be continuous in time. The output of the 64 integrators are switched to 16 delta-sigma (∆Σ) converters via multiplexers. With the DDC232 in the continuous integration mode, the output of the integrators from one side of the inputs will be

digitized while the other 32 integrators are in the integration mode. This integration and A/D conversion process is controlled by the system clock, CLK. The results from side A and side B of each signal input are stored in <sup>a</sup> serial output shift register. The DVALID output goes low when the shift register contains valid data.





### **DEVICE OPERATION**

### **Basic Integration Cycle**

The topology of the front end of the DDC232 is an analog integrator as shown in Figure 3. In this diagram, only input IN1 is shown. The input stage consists of an operational amplifier, a selectable consists of an operational amplifier, a selectable  $\sum_{\text{Once}}$  Once the integration capacitor is charged,  $S_{\text{REF1}}$  and  $S_{\text{REF2}}$  and  $S_{\text{REF3}}$  and  $S_{\text{REF4}}$  and  $S_{\text{REF4}}$  and  $S_{\text{REF4}}$  and  $S_{\text{REF4}}$  and  $S_{\text{REF4}}$  switches that implement the integration cycle. The timing relationships of all of the switches shown in Figure 3 are illustrated in Figure 4. Figure 4 conceptualizes the operation of the integrator input stage of the DDC232 and should not be used as an exact timing tool for design.

See Figure 5 for the block diagrams of the reset, integrate, wait, and convert states of the integrator section of the DDC232. This internal switching network is controlled externally with the convert pin (CONV), and the system clock (CLK). For the best noise performance, CONV must be synchronized with the rising edge of CLK. It is recommended that CONV toggle within ±10ns of the rising edge of CLK.

connected to ground. Consequently, the DDC232 analog ground should be as clean as possible. The internal and external capacitors  $(C_F)$ , are shown in parallel between the inverting input and output of the operational amplifier. At the beginning of <sup>a</sup> conversion, the switches S<sub>A/D</sub>, S<sub>INTA</sub>, S<sub>INTB</sub>, S<sub>REF1</sub>,  $\mathsf{S}_{\mathsf{REF2}}$ , and  $\mathsf{S}_{\mathsf{RESET}}$  are set (see Figure 4).

At the completion of an A/D conversion, the charge on the integration capacitor  $(C_F)$  is reset with  $S_{REF1}$ and S<sub>RESET</sub> (see Figure 4 and Figure 5a). This is done during reset. In this manner, the selected capacitor is charged to the reference voltage, VREF.  $S_{\text{RESFT}}$  are switched so that VREF is no longer connected to the amplifier circuit while it waits to begin integrating (see Figure 5b). With the rising edge of  $\text{CONV}, \text{S}_{\text{INTA}}$  closes, which begins the integration of side A. This process puts the integrator stage into its integrate mode (see Figure 5c).

Charge from the input signal is collected on the integration capacitor, causing the voltage output of the amplifier to decrease. The falling edge of CONV stops the integration by switching the input signal from side A to side B ( $S<sub>INTA</sub>$  and  $S<sub>INTB</sub>$ ). Prior to the falling edge of CONV, the signal on side B was converted by the A/D converter and reset during the time that side A was integrating. With the falling edge of CONV, side B starts integrating the input signal. At The noninverting inputs of the integrators are this point, the output voltage of the side <sup>A</sup> operational amplifier is presented to the input of the ∆Σ A/D converter (see Figure 5d).



**Figure 3. Basic Integration Configuration for Input 1**





**SBAS331C–AUGUST 2004–REVISED SEPTEMBER 2006**



**Figure 4. Integration Timing Diagram (see Figure 3)**





### **Integration Capacitors**

on-chip for both sides of every channel in the DDC232. These internal capacitors are trimmed in production to achieve the specified performance for range error of the DDC232. The range control bits (Range[2:0]) change the capacitor value for all modes of operation (see Figure 5). The  $\Delta\Sigma$  converter<br>integrators. Consequently, all inputs and both sides measures the voltage on the integrator with respect of each input will always have the same full-scale range. Table 1 shows the capacitor value selected for each range selection.

| Range[2] | Range[1] | Range[0] | $C_F$<br>(pF, typ) | <b>INPUT</b><br><b>RANGE</b><br>(pC, typ) |  |
|----------|----------|----------|--------------------|-------------------------------------------|--|
| O        |          |          | 3                  | $-0.04$ to 12.5                           |  |
| 0        | 0        |          | 12.5               | $-0.2$ to 50                              |  |
| 0        |          | $\Omega$ | 25                 | $-0.4$ to 100                             |  |
| 0        |          |          | 37.5               | $-0.6$ to 150                             |  |
| 1        | 0        | 0        | 50                 | $-0.8$ to 200                             |  |
|          | U        |          | 62.5               | $-0.1$ to 250                             |  |
|          |          |          | 75                 | $-1.2$ to 300                             |  |
|          |          |          | 87.5               | $-1.4$ to 350                             |  |

### **Voltage Reference**

The external voltage reference is used to reset the integration capacitors before an integration cycle begins. It is also used by the ΔΣ converter while the converter is measuring the voltage stored on the VREF, which produces large offsets. integrators after an integration cycle ends. During this sampling, the external reference must supply the charge needed by the ∆Σ converter. For an integration time of 333µs, this charge translates to an



average VREF current of approximately 325µA. The amount of charge needed by the  $\Delta \Sigma$  converter is independent of the integration time; therefore, There are seven different capacitors available independent of the integration time; therefore, increasing the integration time lowers the average current. For example, an integration time of 800µs lowers the average VREF current to **TBD**µA.

> It is critical that VREF be stable during the different measures the voltage on the integrator with respect to VREF. Since the integrator capacitors are initially reset to VREF, any drop in VREF from the time the capacitors are reset to the time when the converter measures the integrator output will introduce an **Table 1. Range Selection** offset. It is also important that VREF be stable over Ionger periods of time because changes in VREF correspond directly to changes in the full-scale range. Finally, VREF should introduce as little additional noise as possible.

> > For these reasons, it is strongly recommended that the external reference source be buffered with an operational amplifier, as shown in Figure 6. In this circuit, the voltage reference is generated by a +4.096V reference. A low-pass filter to reduce noise connects the reference to an operational amplifier configured as <sup>a</sup> buffer. This amplifier should have low noise and input/output common-mode ranges that support VREF. Even though the circuit in Figure 6 might appear to be unstable due to the large output capacitors, it works well for most operational amplifiers. It is **not** recommended that series resistance be placed in the output lead to improve stability since this can cause <sup>a</sup> drop in



**Figure 6. Recommended External Voltage Reference Circuit for Best Low-Noise Operation**

**VEXAS INSTRUMENTS www.ti.com**

The frequency response of the DDC232 is set by the Some aspects of device operation are controlled by front end integrators and is that of a traditional the onboard configuration register. The DIN CFG, front end integrators and is that of a traditional continuous time integrator, as shown in Figure 7. By adjusting  $t_{INT}$ , the user can change the 3dB<br>bandwidth and the location of the notches in the bandwidth and the location of the notches in the  $\overline{C}$  CONV low and strobe  $\overline{R}$  ESET; see Figure 8. Then response. The frequency response of the  $\Delta \Sigma$  begin shifting in the configuration data on DIN CFG. response. The frequency response of the  $\Delta \Sigma$  begin shifting in the configuration data on DIN\_CFG.<br>converter that follows the front end integrator is of no Data is written to the configuration register most converter that follows the front end integrator is of no Data is written to the configuration register most consequence because the converter samples a held significant bit first. The data is internally latched on signal from the integrators. That is, the input to the the falling edge of CLK\_CFG. Partial writes to the  $\Delta\Sigma$  converter is always a DC signal. Since the output  $\hskip1cm$  configuration register are not allowed—make sure to of the front end integrators are sampled, aliasing can send all <sup>12</sup> bits when updating the register. occur. Whenever the frequency of the input signal exceeds one-half of the sampling rate, the signal will fold back down to lower frequencies.



**Figure 7. TFrequency Response**

# **DDC232**

### **SBAS331C–AUGUST 2004–REVISED SEPTEMBER 2006**

### **Frequency Response CONFIGURATION REGISTER**

CLK\_CFG, and RESET pins are used to write to this register. When beginning a write operation, hold

Optional readback of the configuration register is available immediately after the write sequence. During readback, the 12-bit configuration data followed by a 4-bit revision id and the test pattern are shifted out on the DOUT pin on the rising edge of DCLK.

**NOTE:** with Format = 1, the test pattern is 304 bits with only the last 72 bits non-zero. This sequence of outputs is repeated twice for each DDC232 and daisy-chaining is supported in configuration daisy-chaining is supported in configuration<br>readback. Table 2 shows the test pattern readback. Table 2 shows the configuration during readback. Table 3 shows the timing for the configuration register read and write operations. Strobe CONV to begin normal operation.

### **Table 2. Test Pattern During Readback**





### **SBAS331C–AUGUST 2004–REVISED SEPTEMBER 2006**



# **Figure 8. Configuration Register Write and Read Operations**

∢





### Jn **TEXAS TRUMENTS www.ti.com**

# **DDC232**



0 Low-Power 7 5 3.125

(1) Assumes Clk $_4x = 0$ .

(2) Only the DDC232CK supports High-Speed mode.

1<sup>(2)</sup> High-Speed<sup>(2)</sup>

Bit 6 Clk\_4x (System Clock Divider)

0 <sup>=</sup> Internal Clock Divider <sup>=</sup> 1 (default)

 $1 =$  Internal Clock Divider = 4

The Clk  $4x$  input enables an internal divider on the system clock. When Clk  $4x = 1$ , the system clock is divided by 4. This allows <sup>a</sup> 4X faster system clock, which in turn provides <sup>a</sup> finer quantization of the integration time because the CONV signal needs to be synchronized with the system clock for the best performance.

10 10 6



Bits 5–1 00000

Bit 0 Test Mode

0 <sup>=</sup> Test Mode Off (default)

 $1 = Test Mode On$ 

When Test Mode is used, the inputs (IN1 through IN32) are disconnected from the DDC232 integrators to enable the user to measure <sup>a</sup> zero input signal regardless of the current supplied to the inputs. The test mode works with both the continuous and non-continuous modes.

**SBAS331C–AUGUST 2004–REVISED SEPTEMBER 2006**

### **DIGITAL INTERFACE**

The digital interface of the DDC232 outputs the digital results via <sup>a</sup> synchronous serial interface consisting of <sup>a</sup> data clock (DCLK), <sup>a</sup> valid data pin (DVALID), <sup>a</sup> serial data output pin (DOUT), and <sup>a</sup> serial data input pin (DIN). The integration and conversion process is fundamentally independent of the data retrieval process. Consequently, the CLK The DDC232 is reset asynchronously by taking the and DCLK frequencies need not be the same, RESET input low, as shown in Figure 9. Make sure and DCLK frequencies need not be the same, RESET input low, as shown in Figure 9. Make sure though for best performance, it is highly the release pulse is at least 1 us wide. After resetting recommended that they be derived from the same the DDC232, wait at least four conversions before clocking source to keep their phase relationship using the data. It is very important that RESET is clocking source to keep their phase relationship constant. DIN is only used when multiple converters glitch-free to avoid unintentional resets. are cascaded and should be tied to DGND otherwise. Depending on t<sub>INT</sub>, CLK, and DCLK, it is possible to daisy-chain multiple converters. This greatly simplifies the interconnection and routing of the digital outputs in those applications where <sup>a</sup> large number of converters are needed. Configuration of the DDC232 is set by <sup>a</sup> dedicated register addressed using the DIN\_CFG and CLK\_CFG pins. **Figure 9. Reset Timing**

### **System and Data Clocks (CLK and CONV)**

The system clock is supplied to CLK and the data clock is supplied to DCLK. Make sure the clock The conversion rate of the DDC232 is set by a<br>signals are clean—avoid overshoot or ringing. For combination of the integration time (determined by signals are clean—avoid overshoot or ringing. For best performance, generate both clocks from the the user) and the speed of the A/D conversion<br>same clock source DCI K should be disabled by process. The A/D conversion time is primarily a same clock source. DCLK should be disabled by process. The A/D conversion time is primarily a<br>taking it low after the data has been shifted out or function of the system clock (CLK) speed. One A/D taking it low after the data has been shifted out or while CONV is transitioning.

When using multiple DDC232s, pay close attention<br>to the DCLK distribution on the printed circuit board<br>integrators involved in the two conversions. In most to the DCLK distribution on the printed circuit board integrators involved in the two conversions. In most (PCB), In particular, make sure to minimize skew in (PCB). In particular, make sure to minimize skew in situations, the A/D conversion time is shorter than<br>the DCLK signal because this can lead to timing the integration time. If this condition exists, the the DCLK signal because this can lead to timing the integration time. If this condition exists, the violations in the serial interface specifications. See process will operate in the continuous mode. When violations in the serial interface specifications. See DDC232 will operate in the continuous mode. When<br>the Cascading Multiple Converters section for more the DDC232 is in the continuous mode, the sensor the Cascading Multiple Converters section for more the DDC232 is in the continuous mode, the sensor<br>details.

### **Data Valid (DVALID)**

The DVALID signal indicates that data is ready. Data than the integration time, the DDC232 will switch into retrieval may begin after DVALID goes low. This a non-continuous mode in non-continuous mode retrieval may begin after DVALID goes low. This a non-continuous mode. In non-continuous mode,<br>signal is generated using an internal clock divided the A/D converter is not able to keen pace with the signal is generated using an internal clock divided the A/D converter is not able to keep pace with the down from the system clock, CLK. The phase speed of the integration process Consequently the relationship between this internal clock and CLK is set when power is first applied and is random. Since set when power is first applied and is random. Since digitizing process catches up. These two basic<br>the user must synchronize CONV with CLK, the modes of operation for the DDC232—continuous and DVALID signal will have a random phase relationship



with CONV. This uncertainty is  $\pm$  1/f<sub>CLK</sub>. Polling DVALID eliminates any concern about this relationship. If data read back is timed from CONV, wait the maximum value of  $t<sub>7</sub>$  or  $t<sub>8</sub>$  to insure data is valid.

### **Reset (RESET)**

highly the release pulse is at least 1 $\mu$ s wide. After resetting



conversion cycle encompasses the conversion of two signals (one side of each dual integrator feeding the output is continuously integrated by one of the two sides of each input.

In the event that the A/D conversion takes longer speed of the integration process. Consequently, the integration process is periodically halted until the modes of operation for the DDC232—continuous and<br>non-continuous modes—are described below.



# **Continuous and Non-Continuous Operational**

Figure 10 shows the state diagram of the DDC232. In all, there are eight states. Table 4 provides <sup>a</sup> brief explanation of each state.



**Figure 10. Integrate/Measure State Diagram** 

### **SBAS331C–AUGUST 2004–REVISED SEPTEMBER 2006**

Four signals are used to control progression around **Modes** the state diagram: CONV, mbsy, and their complements. The state machine uses the level as opposed to the edges of CONV to control the progression. mbsy is an internally-generated signal not available to the user. It is active whenever a measurement/reset/auto-zero (m/r/az) cycle is in progress.

During the continuous (cont) mode, mbsy is not active when CONV toggles. The non-integrating side is always ready to begin integrating when the other side finishes its integration. Consequently, monitoring the current status of CONV is all that is needed to know the current state. Cont mode operation corresponds to states 3–6. Two of the states, 3 and 6, only perform an integration (no m/r/az cycle).

mbsy becomes important when operating in the non-continuous (ncont) mode (states 1, 2, 7, and 8). Whenever CONV is toggled while mbsy is active, the DDC232 will enter or remain in either ncont state 1 (or 8). After mbsy goes inactive, state 2 (or 7) is entered. This state prepares the appropriate side for integration. In the ncont states, the inputs to the DDC232 are grounded.

One interesting observation from the state diagram is that the integrations always alternate between sides A and B. This relationship holds for any CONV pattern and is independent of the mode. States 2 and 7 insure this relationship during the ncont mode.

When power is first applied to the DDC232, the beginning state is either 1 or 8, depending on the initial level of CONV. For CONV held high at power-up, the beginning state is 1. Conversely, for CONV held low at power-up, the beginning state is 8. In general, there is <sup>a</sup> symmetry in the state diagram between states  $1-8$ ,  $2-7$ ,  $3-6$ , and  $4-5$ . Inverting CONV results in the states progressing through their



### **Table 4. State Descriptions**

### **TIMING EXAMPLES**

### **Continuous Mode**

the integrate/measure state machine. These diagrams are shown in Figure 11 through Figure 16. Table 5 gives generalized timing specifications in retrieved from the DDC232. It stays low until DCLK is units of CLK periods for Clk  $4x = 0$ . If Clk  $4x = 1$ , these values increase by <sup>a</sup> factor of 4 because of the internal clock divider. Values (in  $\mu s$ ) for Table 5 can be easily found for a given CLK.

Figure 11 shows <sup>a</sup> few integration cycles beginning with initial power-up for <sup>a</sup> cont mode example. The top signal is CONV and is supplied by the user. The next line indicates the current state in the state

diagram. The following two traces show when integrations and measurement cycles are underway.<br>The internal signal mbsy is shown next. Finally, A few timing diagrams help illustrate the operation of The internal signal mbsy is shown next. Finally, DVALID is given. As described in the data sheet, DVALID goes active low when data is ready to be retrieved from the DDC232. It stays low until DCLK is taken high and then back low by the user. The text below the DVALID pulse indicates the side of the data available to be read and arrows help match the data to the corresponding integration.

**www.ti.com**

**TEXAS STRUMENTS** 











In Figure 11, the first state is ncont state 8. The that determines the boundary between the cont and DDC232 always powers up in the ncont mode. In this ncont modes described earlier in the Overview DDC232 always powers up in the ncont mode. In this case, the first state is 8 because CONV is initially low. After the first two states, cont mode operation is time  $t_{CME}$  reached and the states begin toggling between 4 and retrieved. reached and the states begin toggling between 4 and 5. From now on, the input is being continuously integrated, either on side A or side B. The time needed for the m/r/az cycle,  $t_{MRAZ}$ , is the same time

**SBAS331C–AUGUST 2004–REVISED SEPTEMBER 2006**

section. DVALID goes low after CONV toggles in time  $t_{\text{CMDR}}$ , indicating that data is ready to be

See Figure 12 for the timing diagram of the internal operations occurring during continuous mode operation. Table 6 gives the timing specifications of the internal operations occurring during continuous mode operation.



**Figure 12. Timing Diagram for DDC232 Internal Operation in Continuous Mode**



### **Table 6. Timing for the Internal Operation in Continuous Mode**



### **SBAS331C–AUGUST 2004–REVISED SEPTEMBER 2006**

### **Non-Continuous Mode**

Figure 13 and Figure 14 illustrate operation in non-continuous mode.



**Figure 13. Conversion Detail for the Internal Operation of Non-Continuous Mode with Side A Integrated First**



 $\frac{1}{2}$ 

一





**Figure 14. Internal Operation Timing Diagram Non-Continuous Mode with Side B Integrated First**



### **SBAS331C–AUGUST 2004–REVISED SEPTEMBER 2006**

### **Changing Between Modes**

Changing from cont to ncont mode occurs whenever  $t_{INT}$  <  $t_{MRAZ}$ . Figure 15 shows an example of this transition. In this figure, cont mode is entered when the integration on side A is completed before the m/r/az cycle on side B is complete. The DDC232 completes the measurement on sides B and A during states 8 and 7 with the input signal shorted to ground. Ncont integration begins with state 6.

Changing from ncont to cont mode occurs when  $t_{INT}$ 

is increased so that  $t_{INT}$  is always  $\geq t_{MRAZ}$  as shown in Figure 16 (see Figure 13 and Table 7, page 18). With a longer t<sub>INT</sub>, the m/r/az cycle has enough time to finish before the next integration begins and continuous integration of the input signal is possible. For the special case of the very first integration when changing to the cont mode,  $t_{\mathsf{INT}}$  can be  $< t_{\mathsf{MRAZ}}$ . This is allowed because there is no simultaneous m/r/az cycle on the side B during state 3—therefore, there is no need to wait for it to finish before ending the integration on side A.



**Figure 15. Changing from Continuous Mode to Non-Continuous Mode**



**Figure 16. Changing from Non-Continuous Mode to Continuous Mode**

**SBAS331C–AUGUST 2004–REVISED SEPTEMBER 2006**

### **DATA FORMAT**

The serial output data is provided in an offset binary code as shown in Table 8. The Format bit in the configuration register selects how many bits are used in the output word. When Format  $= 1$ , 20 bits are used. When Format = 0, the lower 4 bits are truncated so that only 16 bits are used. Note that the LSB size is 16 times bigger when Format = 0. An offset is included in the output to allow slightly negative inputs (for example, from board leakages) from clipping the reading. This offset is<br>approximately 0.4% of the positive full-scale.

### **DATA RETRIEVAL**

operation, the data from the last conversion is since there are fewer bits to shift out. This can be available for retrieval on the falling edge of  $\overline{DVALID}$  useful in multichannel systems requiring only 16 bits the falling edge of the data clock, DCLK.

Make sure not to retrieve data around changes in CONV because this can introduce noise. Stop activity on DCLK at least 10µs before or after <sup>a</sup> CONV transition.







(1) Excludes the effects of noise, INL, offset, and gain errors.

Setting the Format bit =  $0$  (16-bit output word) will In both the continuous and non-continuous modes of reduce the time needed to retrieve data by 20%



**Figure 17. Digital Interface Timing Diagram for Data Retrieval From <sup>a</sup> Single DDC232**



### **Table 9. Timing for DDC232 Data Retrieval**

(1) With <sup>a</sup> maximum load of one DDC232 (4pF typical) with an additional load of 5pF.

### **SBAS331C–AUGUST 2004–REVISED SEPTEMBER 2006**

### **Cascading Multiple Converters**

configuration; see Figure 18.

DOUT can be used with DIN to daisy-chain multiple DDC232 devices together to minimize wiring. In this mode of operation, the serial data output is shifted through multiple DDC232s; see Figure 18.

Figure 19 shows the timing diagram when the DIN input is used to daisy-chain several devices. Multiple DDC232 units can be connected in serial Table 10 gives the timing specification for data retrieval using DIN.



**Figure 18. Daisy-Chained DDC232s**



**Figure 19. Timing Diagram When Using DDC232 DIN Function; See Figure 18**

| <b>SYMBOL</b>       | <b>DESCRIPTION</b>                           | MIN | TYP | <b>MAX</b> | <b>UNITS</b> |
|---------------------|----------------------------------------------|-----|-----|------------|--------------|
| <sup>I</sup> STDIDC | Set-Up Time from DIN to Falling Edge of DCLK | 10  |     |            | ns           |
| <sup>I</sup> HDDIDC | Hold Time for DIN After Falling Edge of DCLK | 10  |     |            | ns           |

**Table 10. Timing for DDC232 Data Retrieval Using DIN**



(2)

### **RETRIEVAL BEFORE CONV TOGGLES (CONTINUOUS MODE)**

Data retrieval before CONV toggles is the most straightforward method. Data retrieval begins soon after DVALID goes low and finishes before CONV toggles, as shown in Figure 20. For best performance, data retrieval must stop  $t_{SDCV}$  before CONV toggles. This method is most appropriate for longer integration times. The maximum time available for readback is t<sub>INT</sub> – t<sub>CMDR</sub> – t<sub>SDCV</sub>. For DCLK = 10MHz and CLK = 5MHz, the maximum (or 13 for FORMAT = 0) number of DDC232s that can be daisy-chained together (FORMAT = 1) is calculated by Equation 1:

$$
\frac{t_{INT} - (t_{CMDR} + t_{SDCV})}{(20 \times 32)\tau_{DCLK}}
$$
\n(1)

NOTE:  $(16 \times 32) \tau_{DCLK}$  is used for FORMAT = 0, where  $t_{DCLK}$  is the period of the data clock. For example, if t<sub>INT</sub> = 1000µs and DCLK = 10MHz, the maximum number of DDC232s with FORMAT <sup>=</sup> 1 is shown in Equation 2:

$$
\frac{1000\mu s - 286.8\mu s}{(640)(100ns)} = 11.14 \rightarrow 11 \text{ DDC232}
$$



### **Figure 20. Readback Before CONV Toggles**

### **Table 11. Timing for Readback**





### **RETRIEVAL AFTER CONV TOGGLES (CONTINUOUS MODE)**

For shorter integration times, more time is available if data retrieval begins after CONV toggles and ends before the new data is ready. Data retrieval must For DCLK = 10MHz, the maximum number of wait  $t_{SDCV}$  after CONV toggles before beginning. See DDC232s is 4 (or 5 for FORMAT = 0). wait t<sub>spcv</sub> after CONV toggles before beginning. See  $\qquad$  DDC232s is 4 (or 5 for FORMAT = 0). Figure 21 for an example of this. The maximum time available for retrieval is t<sub>CMDR</sub> – (t<sub>SDCV</sub> + t<sub>HDDODV</sub>), regardless of t<sub>INT</sub>. The maximum number of DDC232s that can be daisy-chained together with FORMAT = 1 is calculated by Equation 3:

**SBAS331C–AUGUST 2004–REVISED SEPTEMBER 2006**



NOTE: (16  $\times$  32) $\tau_{DCLK}$  is for FORMAT = 0.



**Figure 21. Readback After CONV Toggles**



**SBAS331C–AUGUST 2004–REVISED SEPTEMBER 2006**

### **RETRIEVAL BEFORE AND AFTER CONV TOGGLES (CONTINUOUS MODE)**

For the absolute maximum time for data retrieval, data can be retrieved before and after CONV toggles. Nearly all of t<sub>INT</sub> is available for data F<sub>Or t</sub> combining the two previous methods. Pause the retrieval during CONV toggling to prevent digital noise, as discussed previously, and finish before the next data is ready. The maximum number of DDC232s that can be daisy-chained together with  $FORMAT = 1$  is:

 $t_{INT} - (t_{SDCV} + t_{SDCV} + t_{HDDODV})$  $(20 \times 32)\tau_{\text{DCLK}}$ 

$$
(\mathbf{4})
$$

NOTE:  $(16 \times 32) \tau_{DCLK}$  is used for FORMAT = 0.

For  $t_{INT}$  = 400 $\mu$ s and DCLK = 10MHz, the maximum number of DDC232s is 5 (or 7 for FORMAT = 0).



**Figure 22. Readback Before and After CONV Toggles**

**VEXAS INSTRUMENTS www.ti.com**

## **RETRIEVAL: NON-CONTINUOUS MODE**

Retrieving in non-continuous mode is slightly different as compared with the continuous mode. As illustrated in Figure 23, DVALID goes low in time  $t_{\sf NCDR1}$  after the first integration completes. If  $t_{\sf INT}$  is shorter than this time, all of  $t_{\text{NCDR2}}$  is available to retrieve data before the other side data is ready. For  $t_{INT}$  >  $t_{NCDR1}$ , the first integration data is ready before the second integration completes. Data retrieval must be delayed until the second integration completes, leaving less time available for retrieval.

The time available is  $t_{\sf NCDR2}$  –  $(t_{\sf INT}$  –  $t_{\sf NCDR1}$ ). Data from the second integration must be retrieved before the next round of integration begins. This time is highly dependent on the pattern used to generate CONV. As with the continuous mode, data retrieval must halt before and after CONV toggles  $(t_{SDCV})$  and be completed before new data is ready  $(t_{HDDODV})$ .

**SBAS331C–AUGUST 2004–REVISED SEPTEMBER 2006**



**Figure 23. Readback in Non-Continuous Mode**

323

**DDC232**

**SBAS331C–AUGUST 2004–REVISED SEPTEMBER 2006**

### **POWER-UP SEQUENCING LAYOUT**

Prior to power-up, all digital and analog inputs must be low. At the time of power-up, all of these signals should remain low until the power supplies have Both AVDD and DVDD should be as quiet as stabilized, as shown in Figure 24. At this time, begin possible. It is particularly important to eliminate noise stabilized, as shown in Figure 24. At this time, begin supplying the master clock signal to the CLK pin. Wait for time t<sub>pOR</sub>, then give a RESET pulse. After DDC232 operation. Figure 25 illustrates how to releasing RESET, the configuration register must be supply power to the DDC232. Each supply of the releasing RESET, the configuration register must be supply power to the DDC232. Each supply of the programmed. Table 12 shows the timing for the DDC232 should be bypassed with  $10 \mu$ F solid programmed. Table 12 shows the timing for the power-up sequence.



**Figure 24. DDC232 Timing Diagram at Power-Up**





## **VA** TEXAS **STRUMENTS www.ti.com**

### **POWER SUPPLIES AND GROUNDING**

from AVDD that is non-synchronous with the DDC232 operation. Figure  $25$  illustrates how to tantalum capacitors. It is recommended that both the analog and digital grounds (AGND and DGND) be connected to <sup>a</sup> single ground plane on the printed circuit board (PCB).



**Figure 25. Power-Supply Connections**

### **Shielding Analog Signal Paths**

As with any precision circuit, careful PCB layout will ensure the best performance. It is essential to make short, direct interconnections and avoid stray wiring capacitance—particularly at the analog input pins<br>and QGND. These analog input pins are and QGND. These analog input pins are<br>high-impedance and extremely sensitive to high-impedance and extremely sensitive to extraneous noise. The QGND pin should be treated as <sup>a</sup> sensitive analog signal and connected directly to the supply ground with proper shielding. Leakage currents between the PCB traces can exceed the input bias current of the DDC232 if shielding is not implemented. Digital signals should be kept as far as possible from the analog input signals on the PCB.

## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**(2)** Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

**(3)** MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

### **Products Applications**



Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2006, Texas Instruments Incorporated

Wireless www.ti.com/wireless